Rev 1.1 November 1998 # MC145576 Flexible ISDN NT1 This document contains information on a new product. Specifications and information herein are subject to change without notice. Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and Any are registered trademarks of Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. © Motorola Inc. 1998 # **Table of Contents** | | ction 1<br>roduction | |----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1.1<br>1.2<br>1.3<br>1.4<br>1.5<br>1.6 | Background1-1Features1-2Block Diagram1-3NT1 Functional Overview1-3Manual Organization1-4Notation Conventions1-4 | | | ction 2 | | ISD | N Basic Access System Overview | | 2.1<br>2.2 | ISDN Reference Model2-1ISDN Applications2-2 | | | ction 3<br>nal Descriptions | | 3.1<br>3.2 | Introduction3-1Signal Descriptions3-23.2.1 Power Supply3-23.2.2 Phase Lock Loop and Clock Pins3-43.2.3 Mode Selection Pins3-43.2.4 Time Division Multiplex Data Interface Pins3-63.2.5 Digital Data Interface Pins3-73.2.6 Line Interface Pins3-14 | | Sec | ction 4 | | Мо | des of Operation | | 4.1<br>4.2<br>4.3 | Introduction4-1Standard NT1 Operation4-1Smart NT1 with POTS Interface (NT1+)4-24.3.1 Architecture4-24.3.2 Configuration4-3 | | 4.4 | MINI PABX 4-4 | iii I able of Contents # Freescale Semiconductor, Inc. | 4.5 | 4.4.1<br>4.4.2<br>U-Into<br>4.5.1<br>4.5.2 | Architecture Configuration erface Terminal Adaptor Architecture Configuration | 4-4<br>4-5<br>4-5 | |------------|--------------------------------------------|-------------------------------------------------------------------------------|-------------------| | | ction (<br>gister | 5<br>Description Reference | | | 5.1<br>5.2 | | ductionters Description | | | 5.3 | | erface Registers | | | 0.0 | 5.3.1 | | | | | | 5.3.1.1 U-Interface NR0 | | | | | 5.3.1.2 U-Interface NR1 | | | | | 5.3.1.3 U-Interface NR2 | 5-5 | | | | 5.3.1.4 U-Interface NR3 | 5-6 | | | | 5.3.1.5 U-Interface NR4 | | | | | 5.3.1.6 U-Interface NR5 | | | | 5.3.2 | U-Interface R6 Register | | | | 5.3.3 | U Byte Registers | | | | | 5.3.3.1 U-Interface BR0 | | | | | 5.3.3.2 U-Interface BR1 | | | | | 5.3.3.3 U-Interface BR2 | | | | | 5.3.3.4 U-Interface BR3 | | | | | 5.3.3.5 U-Interface BR4 | | | | | 5.3.3.7 U-Interface BR6 | | | | | 5.3.3.8 U-Interface BR7 | | | | | 5.3.3.9 U-Interface BR8 | | | | | 5.3.3.10 U-Interface BR9 | | | | | 5.3.3.11 U-Interface BR10 | | | | | 5.3.3.12 U-Interface BR11 | | | | | 5.3.3.13 U-Interface BR12 | | | | | 5.3.3.14 U-Interface BR13 | | | | | 5.3.3.15 U-Interface BR14 | | | | | 5.3.3.16 U-Interface BR15 | . 5-31 | | | 5.3.4 | U Overlay Registers | . 5-32 | | | | 5.3.4.1 U-Interface OR0 | | | | | 5.3.4.2 U-Interface OR1 | | | | | 5.3.4.3 U-Interface OR2 | | | | | 5.3.4.4 U-Interface OR3 | | | | | 5.3.4.5 U-Interface OR4 | | | | | 5.3.4.6 U-Interface OR5 | | | | | 5.3.4.7 U-Interface OR6 | . 5-35 | # NP # Freescale Semiconductor, Inc. **Table of Contents** | | | 5.3.4.8 U-Interface OR7 | E 26 | |-------------|---------|-----------------------------|--------| | | | 5.3.4.9 U-Interface OR8 | | | | | | | | | | 5.3.4.10 U-Interface OR9 | | | | | 5.3.4.11 U-Interface OR12 | | | - 4 | O /TT T | 5.3.4.12 U-Interface OR13 | | | 5.4 | | nterface Registers | . 5-39 | | | 5.4.1 | , | | | | | 5.4.1.1 S/T-Interface NR0 | | | | | 5.4.1.2 S/T-Interface NR1 | | | | | 5.4.1.3 S/T-Interface NR2 | | | | | 5.4.1.4 S/T-Interface NR3 | | | | | 5.4.1.5 S/T-Interface NR4 | | | | | 5.4.1.6 S/T-Interface NR5 | | | | | 5.4.1.7 S/T-Interface NR6 | | | | 5.4.2 | 7 5 0 | | | | | 5.4.2.1 S/T-Interface BR2 | | | | | 5.4.2.2 S/T-Interface BR3 | | | | | 5.4.2.3 S/T-Interface BR4 | | | | | 5.4.2.4 S/T-Interface BR5 | | | | | 5.4.2.5 S/T-Interface BR6 | | | | | 5.4.2.6 S/T-Interface BR7 | | | | | 5.4.2.7 S/T-Interface BR8 | | | | | 5.4.2.8 S/T-Interface BR9 | | | | | 5.4.2.9 S/T-Interface BR10 | | | | | 5.4.2.10 S/T-Interface BR11 | | | | | 5.4.2.11 S/T-Interface BR12 | | | | 5.4.3 | S/T Overlay Registers | | | | | 5.4.3.1 S/T-Interface OR0 | | | | | 5.4.3.2 S/T-Interface OR1 | | | | | 5.4.3.3 S/T-Interface OR2 | | | | | 5.4.3.4 S/T-Interface OR3 | | | | | 5.4.3.5 S/T-Interface OR4 | | | | | 5.4.3.6 S/T-Interface OR5 | | | | | 5.4.3.7 S/T-Interface OR6 | | | | | 5.4.3.8 S/T-Interface OR7 | . 5-63 | | | | | | | Sec | tion ( | 6 | | | SCF | P Mod | le Device Functionality | | | | | • | | | 6.1 | Introd | duction | 6-1 | | 6.2 | | Control Port Mode | | | J. <u>_</u> | 6.2.1 | Nibble Register Operation | | | | 6.2.2 | R6 Register Operation | | | | 6.2.3 | Byte Register Operation | | | 6.3 | | l Descriptions | | | 0.0 | UISI IA | u Decemption | 0 / | | l able | of Contents | | |-------------------|---------------------------------------------------------------------------------------------------------------------------|--------------------------------------| | 6.4<br>6.5 | 6.3.1 SCP Tx 6.3.2 SCP Rx 6.3.3 SCPCLK 6.3.4 SCPEN-U 6.3.5 SCPEN-T 6.3.6 IRQ SCP Independence from Crystal SCP Slave Mode | 6-10<br>6-11<br>6-11<br>6-11<br>6-11 | | | ction 7<br>. Interface Mode Device Functionality | | | 7.1 | Introduction | 7-1 | | 7.2<br>7.3 | Signal Description | . 7-1<br>. 7-2<br>. 7-3<br>. 7-4 | | 7.4<br>7.5 | 7.3.3 Terminal Mode IDL Interface Timing | . 7-5<br>. 7-7<br>. 7-8 | | 7.6 | NT Transmit Signal/FSC Phase Relationship | | | | ction 8<br>I Mode Device Functionality | | | 8.1<br>8.2<br>8.3 | Introduction | . 8-1<br>. 8-2<br>. 8-3 | | | 8.3.2.1 Monitor Channel Commands | . 8-6<br>. 8-6 | | 8.4 | 8.3.2.3 Monitor Channel Interrupt Indication Messages | . 8-8<br>. 8-8 | 8.4.3 C/I Channel 8-10 Multiplex Mode 8-12 8.5 # Section 9 Activation and Deactivation | 9.1 | | duction | | |------|---------|--------------------------------------------------------|------| | 9.2 | , | SCP Mode | | | | 9.2.1 | U-Interface Operations | | | | | 9.2.1.1 Activation Signals for NT mode | | | | | 9.2.1.2 Activation Initiation | | | | | 9.2.1.3 Activation Indication | | | | | 9.2.1.4 NT Deactivation Procedures and Warm Start | | | | | 9.2.1.5 Initial State of B1 and B2 Channels | | | | 0.00 | 9.2.1.6 Additional Notes – Maintenance Channel Bits | | | | 9.2.2 | S/T-Interface Operations | | | | | 9.2.2.1 Transmission States for MC145576 S/T-Interface | | | | | 9.2.2.2 Activation of S/T Loop by TE | | | | | 9.2.2.3 Activation Procedures Ignored | | | | | 9.2.2.4 Frame Sync/NT Mode | 9-7 | | | | 9.2.2.5 Activation Indication | | | | | 9.2.2.6 S/T-NR1(b2) Error Indication (EI) | | | | | 9.2.2.7 Deactivation Procedures | | | | | 9.2.2.8 Initial State of B1 and B2 Channels | | | | 0.01 | 9.2.2.9 Additional Notes | | | 9.3 | | Activation/Deactivation Time Diagrams | | | | 9.3.1 | Introduction | | | | | LT Initiated Activation. | | | | 9.3.3 | TE Initiated Activation | | | | 9.3.4 | Terminal Initiated Activation | | | | 9.3.5 | LT Initiated Deactivation | | | | 9.3.6 | U-Interface Only Activation | 9-20 | | Sec | tion | 10 | | | | | ssion Line Interface Circuitry | | | 404 | C / T I | | 40.4 | | 10.1 | | nterface | | | | | S/T Transmit Line Interface Circuitry | | | | 10.1.2 | 2 S/T Receive Line Interface Circuitry | | | | | 10.1.2.1 Termination Resistors | | | | | 10.1.2.2 Protection Diodes | | | 10.2 | U-Int | erface 2B1Q Line Connection | 10-4 | # **Section 11 Product Specifications** lable of Contents | 11.1 | Absolute Maximum Ratings | |--------------|---------------------------------------------| | 11.2 | Recommended Operating Conditions | | 11.3 | Power Consumption | | 11.4 | U-Interface Performance | | 11.5 | DC Electrical Characteristics | | 11.6<br>11.7 | 2B1Q Interface Electrical Characteristics | | 11.7 | S/T-Interface Analog Characteristics | | 11.0 | GCI Timing Characteristics | | 11.10 | | | | D Channel Timing Characteristics (IDL Mode) | | Sec | tion 12 | | Mec | hanical Data | | 12.1 | Pin Assignments | | 12.2 | Package Description | | | endix A | | MC1 | 45576 Evaluation Board | | A.1 | Introduction | | A.2<br>A.3 | MC145576EVK in NT1 Mode | | A.3<br>A.4 | MC145576EVK in Smart NT1 Mode | | Арр | endix B | | Com | ponent Sourcing | | B.1 | | | B.2 | J | | | 2.1 Crystal Specification | | B.2 | 2.2 ISDN Call Control Source Code B-3 | **Table of Contents** # Freescale Semiconductor, Inc. | Append | ix C | | | |---------|---------|--------------|--------| | Printed | Circuit | <b>Board</b> | Layout | | Prir | nted Circuit Board Layout | | |------|-----------------------------------------------------------|-------| | | | | | C.1 | Overview | . C-1 | | C.2 | Printed Circuit Board Mounting | . C-1 | | C.3 | Power, Ground, and Noise Considerations | | | C.4 | Oscillator Layout Guidelines | C-3 | | C.5 | 2B1Q Interface Guidelines | | | | pendix D e Interface Circuit Component Value Calculations | | | | <del>-</del> | | | D.1 | Overview | D-1 | | D.2 | U-Interface 2B1Q Line Connection | .D-1 | | D | 0.2.1 Transmit Series Resistors | D-2 | | D | D.2.2 Transmit Noise Filter Capacitor | D-5 | # Appendix E Glossary of Terms and Abbreviations Appendix F Standards Bodies # **List of Figures** | 1-1 | MC145576 Block Diagram | 1-3 | |-------------|------------------------------------------------------------------|------| | 2-1 | ISDN Reference Model | 2-1 | | 2-2 | Typical ISDN Application | 2-2 | | 3-1 | MC145576 Pinout Drawing | 3-1 | | 3-2 | Signals Identified by Functional Group | 3-2 | | <b>4-1</b> | Standard NT1 Block Diagram | 4-1 | | 4-2 | IDL/SCP based Smart NT Block Diagram | 4-2 | | <b>4-</b> 3 | GCI based Smart NT Block Diagram | 4-3 | | 4-4 | Mini PABX Block Diagram | 4-4 | | 4-5 | IDL/SCP-based Terminal U Block Diagram | 4-5 | | 4-6 | GCI-based Terminal U Block Diagram | | | 5-1 | U-Interface Nibble Register Map | 5-2 | | 5-2 | U-Interface NR0 Bit Definitions | | | <b>5-</b> 3 | U-Interface NR1 Bit Definitions | 5-4 | | 5-4 | U-Interface NR2 Bit Definitions | 5-5 | | 5-5 | U-Interface NR3 Bit Definitions | 5-6 | | 5-6 | U-Interface NR4 Bit Definitions | 5-7 | | 5-7 | U-Interface NR5 Bit Definitions | 5-7 | | 5-8 | U-Interface R6 Register Bit Definitions | 5-8 | | 5-9 | Register Bit Locations Within the Superframe $LT \rightarrow NT$ | 5-8 | | 5-10 | Register Bit Locations Within the Superframe $NT \rightarrow LT$ | | | 5-11 | U-Interface Byte Register Map | | | 5-12 | U-Interface BR0 Bit Definitions | | | 5-13 | U-Interface BR1 Bit Definitions | 5-12 | | 5-14 | U-Interface BR2 Bit Definitions | 5-12 | | 5-15 | U-Interface BR3 Bit Definitions | 5-13 | | 5-16 | U-Interface BR4 Bit Definitions | 5-14 | | 5-17 | U-Interface BR5 Bit Definitions | 5-15 | | 5-18 | U-Interface BR6 Bit Definitions | 5-16 | | 5-19 | IDL/GCI Interface Loopback Control Bits (U-Interface) | 5-17 | | 5-20 | IDL/GCI Interface Loopback Logic Diagram (U-Interface) | 5-17 | | 5-21 | U-Interface BR7 Bit Definitions | | | 5-22 | IDL Interface Timing in 8-Bit Master Mode | 5-19 | | 5-23 | IDL Interface Timing in 10-Bit Master Mode | 5-19 | | 5-24 | U-Interface BR8 Bit Definitions | | | 5-25 | U-Interface BR9 Bit Definitions | 5-22 | | 5-26 | U-Interface BR10 Bit Definitions | 5-27 | | 5-27 | U-Interface BR11 Bit Definitions | 5-28 | | 5-28 | U-Interface BR12 Bit Definitions | 5-29 | | 5 20 | II Interface BR13 Bit Definitions | 5 30 | List of Figures | 7 | |----------| | $\simeq$ | | | | | | _ = | | | | 0 | | _ | | U | | 5 | | 70 | | 7 | | | | 0 | | O | | | | Ξ | | | | 0 | | S | | | | <b>O</b> | | | | O | | O | | 5 | | 0 | | 4 | | | | 屲 | | | | 5-30 | U-Interface BR14 Bit Definitions | 5-31 | |---------------|---------------------------------------------------------|------| | 5-31 | U-Interface BR15 Bit Definitions | 5-31 | | 5-32 | U-Interface Overlay Register Map | 5-32 | | 5-33 | DIN and DOUT Internal Routing in Timeslot Assigner Mode | | | 5-34 | U-Interface OR0 Bit Definitions | | | 5-35 | U-Interface OR1 Bit Definitions | | | 5-36 | U-Interface OR2 Bit Definitions | | | 5-37 | U-Interface OR3 Bit Definitions | | | 5-38 | U-Interface OR4 Bit Definitions | | | 5-39 | U-Interface OR5 Bit Definitions | | | 5-40 | U-Interface OR6 Bit Definitions | | | 5 <b>-</b> 41 | U-Interface OR7 Bit Definitions | | | 5-42 | U-Interface OR8 Bit Definitions | | | 5 <b>-4</b> 3 | U-Interface OR9 Bit Definitions | | | 5-44 | U-Interface OR12 Bit Definitions | | | 5-45 | U-Interface OR13 Bit Definitions | | | 5-46 | S/T-Interface Nibble Register Map | | | 5-47 | S/T-Interface NR0 Bit Definitions | | | 5-48 | S/T-Interface NR1 Bit Definitions | | | 5-49 | S/T-Interface NR2 Bit Definitions | | | 5-50 | S/T-Interface NR3 Bit Definitions | | | 5-51 | S/T-Interface NR4 Bit Definitions | | | 5-52 | S/T-Interface NR5 Bit Definitions | | | 5 <b>-</b> 53 | S/T-Interface NR6 Bit Definitions | | | 5-54 | S/T-Interface BR2 Bit Definitions | | | 5-55 | S/T-Interface BR3 Bit Definitions | | | 5-56 | S/T-Interface BR4 Bit Definitions | | | 5-57 | S/T-Interface BR5 Bit Definitions | | | 5-58 | S/T-Interface BR6 Bit Definitions | | | 5-59 | S/T-Interface BR7 Bit Definitions | | | 5-60 | S/T-Interface BR8 Bit Definitions | | | 5-61 | S/T-Interface BR9 Bit Definitions | 5-54 | | 5-62 | S/T-Interface BR10 Bit Definitions | | | 5-63 | S/T-Interface BR11 Bit Definitions | 5-56 | | 5-64 | S/T-Interface BR12 Bit Definitions | 5-58 | | 5-65 | S/T Overlay Register Map | | | 5-66 | DIN and DOUT Internal Routing in Timeslot Assigner Mode | | | 5-67 | S/T-Interface OR0 Bit Definitions | | | 5-68 | S/T-Interface OR1 Bit Definitions | | | 5-69 | S/T-Interface OR2 Bit Definitions | 5-60 | | 5 <b>-</b> 70 | S/T-Interface OR3 Bit Definitions | | | 5-71 | S/T-Interface OR4 Bit Definitions | | | 5-72 | S/T-Interface OR5 Bit Definitions | | | 5 <b>-7</b> 3 | S/T-Interface OR6 Bit Definitions | | | 5-74 | S/T-Interface OR7 Bit Definitions | | | 6-1 | SCP U-NR0-5 or S/T-NR0-6 – Write Operation | | | | , 1 | | | 6-2 | SCP U-NR0-5 or S/T-NR0-6—Read Operation | 6-3 | |------------------------|--------------------------------------------------------------------------|------| | 6-3 | SCP EOC Register R6 Write Operation Using Double 8-Bit Transfer | | | 6-4 | SCP EOC Register R6 Read Operation Using Double 8-Bit Transfer | | | 6-5 | SCP EOC Register R6 Write Operation Using Single 16-Bit Transfer | | | 6-6 | SCP EOC Register R6 Read Operation Using Single 16-Bit Transfer | | | 6-7 | SCP Byte Register Write Operation Using Double 8-Bit Transfer | | | 6-8 | SCP Byte Register Read Operation Using Double 8-Bit Transfer | | | 6-9 | SCP Byte Register Write Operation Using Single 16-Bit Transfer | | | 6-10 | SCP Byte Register Read Operation Using Single 16-Bit Transfer | | | 7-1 | Conceptual Diagram of Terminal Data Flow | | | 7-2 | NT Terminal IDL 10-Bit Mode | | | 7-2<br>7-3 | NT Terminal IDL 8-Bit Mode | | | 7-3<br>7-4 | TDM Data Flow Conceptual Diagram | | | 7- <del>4</del><br>7-5 | TDM IDL 10-Bit Mode | | | 7-5<br>7-6 | | | | 7-6<br>7-7 | TDM IDL 8-Bit Mode | | | | TSA Data Flow Conceptual Diagram | | | 7-8 | Mini-PABX Block Diagram | | | 7-9 | Timeslots Configuration | | | 7-10 | Phase Relationship of the NT Transmit Signal | | | 8-1 | GCI Frame Structure | | | 8-2 | Monitor Channel Access Protocol | | | 8-3 | Monitor Channel Protocol with Delay | 8-4 | | 8-4 | Monitor Channel Register Write Sequence | | | 8-5 | Monitor Channel Register Read Sequence | | | 8-6 | Monitor Channel Multiple Interrupt Indications Sequence | | | 8-7 | GCI Data Flow Conceptual Diagram | | | 8-8 | GCI Data Flow Conceptual Diagram | | | 8-9 | Multiplex GCI Timing | | | 9-1 | MC145576 U-Interface Activation State Diagram | 9-3 | | 9-2 | Time Diagram for Total Activation Initiated by the LT with Terminal-only | | | | Connection | 9-10 | | 9-3 | Time Diagram for Total Activation Initiated by the LT with TE-only | | | | Connection | | | 9-4 | Time Diagram for Total Activation Initiated by the LT with No TE or Term | inal | | | Connected | | | 9-5 | Time Diagram for Total Activation Initiated by the LT with Both TE and | | | | Terminal Connections | 9-13 | | 9-6 | Time Diagram for Total Activation Initiated by the Terminal Equipment w | ith | | | No Terminal Connection | | | 9-7 | Time Diagram for Total Activation Initiated by the Terminal Equipment w | | | | Terminal Connection | | | 9-8 | Time Diagram for Total Activation Initiated by the Terminal with No TE | | | , 0 | Connection | 9-16 | | 9-9 | Time Diagram for Total Activation Initiated by the Terminal with TE | , 10 | | , , | Connection | 9_17 | | | COILICCHOIL | - 11 | List of Figures | 9-10 | Time Diagram for Deactivation with TE Connection (Always Initiated b | | |------|-----------------------------------------------------------------------|---------| | 0 11 | | | | 9-11 | Time Diagram for Deactivation with Terminal-only Connection (Alway | S | | | Initiated by the LT) | . 9-18 | | 9-12 | Time Diagram for Deactivation with Both TE and Terminal Connections | | | | (Always Initiated by the LT) | | | 9-13 | Time Diagram of a U-Only Activation (Always Initiated by the LT) | | | 9-14 | Time Diagram for a Transition from DSL-Only Activation to Total Activ | | | | Initiated by the LT | | | 9-15 | Time Diagram for a Transition from DSL-Only Activation to Total Activ | | | | Initiated by the TE With Terminal Connection | | | 9-16 | Time Diagram for a Transition from DSL-Only Activation to Total Activ | | | | Initiated by the Terminal With TE Connection | | | 9-17 | Time Diagram for a Transition from Total Activation to DSL-Only Activ | ation | | | (Always Initiated by the LT) | 9-22 | | 10-1 | S/T Transmit Line Interface Circuit | 10-2 | | 10-2 | S/T Receive Line Interface Circuit | | | 10-3 | Recommended 2B1Q U Interface Connection | . 10-4 | | 10-4 | Schematic Reference for U-Interface Transformer | 10-5 | | 11-1 | IDL Timing, 8/10-Bit Formats | 11-6 | | 11-2 | GCI Master Timing | | | 11-3 | Serial Control Port (SCP) Interface Timing | . 11-10 | | 11-4 | DREQUEST Timing | | | 11-5 | DGRANT Timing | | | 12-1 | MC145576 Pinout Drawing | 12-1 | | 12-2 | MC145576 44-pin TQFP Package Drawing | | | A-1 | MC145576EVK Block Diagram | A-1 | | A-2 | Smart NT1 Configuration with MC145576EVK and MC145576DRV | | | D-1 | Recommended 2B1Q U Interface Connection | | | D-2 | Line Interface Circuit Model | | | D-3 | Transmit Circuit Model | | | D-4 | Transformer Model | | | D-5 | Calculated Line Interface Circuit | | | | | | # **List of Tables** | 3-1 | MC145576 Functional Signal Groupings | 3-2 | |------|--------------------------------------------------------------|------| | 3-2 | Power Supply Pins | | | 3-3 | Phase Lock Loop and Clock Pins | | | 3-4 | Mode Selection Pins | | | 3-5 | Time Division Multiplex Interface Pins | 3-6 | | 3-6 | Digital Data Interface Pins | | | 3-7 | CLKOUT Values | | | 3-8 | Test Pulses | 3-13 | | 3-9 | LED Control Combinations | 3-14 | | 3-10 | Line Interface Pins | 3-14 | | 5-1 | Bit Read/Write Indicator | 5-2 | | 5-2 | M4 Bit Definitions | 5-11 | | 5-3 | Superframe Frame Steering Modes of Operation | 5-20 | | 5-4 | EOC Control Modes | | | 5-5 | Automatic EOC Processor Functions | | | 5-6 | M4 Control Modes | 5-24 | | 5-7 | M4 Dual Consecutive Modes Example | 5-25 | | 5-8 | M5/M6 Control Modes | | | 5-9 | S/T Byte Register Map | | | 5-10 | Rx INFO State Codes | 5-56 | | 5-11 | Tx INFO State Codes | 5-57 | | 6-1 | U-Interface SCP Nibble Operations | 6-3 | | 6-2 | S/T-Interface SCP Nibble Operations | 6-3 | | 6-3 | U-Interface SCP R6 Operations | | | 6-4 | SCP U-Interface Byte Operations | 6-7 | | 6-5 | SCP S/T-Interface Byte Operations | 6-8 | | 7-1 | Changed Registers/Bits in TSA Mode by Configuration | 7-9 | | 8-1 | Multiplexed GCI Frame Configuration | 8-2 | | 8-2 | Monitor Channel Commands | 8-6 | | 8-3 | Monitor Channel Response Messages | 8-7 | | 8-4 | Monitor Channel Interrupt Indication Messages | 8-7 | | 8-5 | GCI Terminal Mode C/I Channel Command and Indication Codes . | 8-10 | | 8-6 | Multiplex Mode C/I Channel Code Definitions | 8-13 | | 9-1 | NT Mode Activation Signals | 9-2 | | 9-2 | LT Mode Activation Signals | 9-2 | | 9-3 | NT Mode Transmission States | 9-6 | | 10-1 | 2B1Q Line Interface Components Values | 10-4 | | 10-2 | U-Interface Transformer Specifications | 10-6 | | 11-1 | Absolute Maximum Ratings | 11-1 | | 11-2 | Recommended Operating Conditions | 11-1 | | 11-3 | Power Consumption | | | 11-4 | U-Interface Performance | | | 11-5 | DC Electrical Characteristics | 11-3 | |----------------|-----------------------------------------------------------|---------------| | 11-6 | Pins TxP and TxN ( $R_L = 60 \Omega$ from TxP to TxN) | 11-4 | | 11-7 | Pins RxP and RxN | 11-4 | | 11-8 | S/T-Interface Analog Characteristics | 11-4 | | 11-9 | IDL Timing Characteristics | 11-5 | | 11 <b>-</b> 10 | GCI Timing Characteristics | 11 <b>-</b> 7 | | 11-11 | SCP Timing Characteristics | 11-9 | | 11-12 | D Channel Timing Characteristics | 11-11 | | B <b>-</b> 1 | MC145576 Line Interface Circuit Transformer Manufacturers | B-2 | | B-2 | Crystal Specifications | B-2 | | B <b>-</b> 3 | Crystal Vendors | B-3 | | B-4 | ISDN Call Control Source Code Suppliers | B-3 | | D-1 | 2B1Q Line Interface Components Values | D-2 | List of Tables 1 #### Introduction #### 1.1 Background Since the development of the computer, there has been pressure to use the existing telephone network infrastructure to send digital data transmissions. The explosive evolution of digital technology not only converted the telephone system itself to a digital switching system (starting in the 1960s), but also encouraged the development of the modem and related technology that has in turn, along with the information revolution and the internet, created a ravenous demand for access. Anticipating the industry growth and demands by private and public users, the International Telecommunications Union (ITU), under its former United Nations title CCITT, initiated a recommendation for the development of international standards for an Integrated Services Digital Network (ISDN) in 1984. In the United States, however, competing interests slowed the acceptance and development of such a system due to different implementation standards. Finally, in the 1990's, U.S. manufacturers agreed upon a national ISDN standard NI1. This has recently been replaced with the more comprehensive NI2 standard. A single ISDN connection uses a 2-wire User-interface (U-interface) from the incoming telephone system switch. The ISDN line must be connected through a device called a Network Termination 1 (NT1) that converts the U-interface signal into a 4-wire S/T signal that connects to an ISDN Terminal Equipment 1 (TE1) device. This is different from a standard telephone which is classified as a Terminal Equipment 2 (TE2) device. A Terminal Adapter (TA) is required to convert the S/T signal to an R signal to connect to a standard telephone device (i.e., a TE2). An earlier Motorola solution for the NT1 interface used a chip-set with an MC145574 (for the S/T-Interface) and an MC145572 (for the U-Interface). The Motorola MC145576 is a single-chip Integrated ISDN NT1 that offers a low cost, highly integrated solution for the design of a Network Termination Equipment. With a flexible interface compatible with other Motorola ISDN components, the MC145576, when combined with Motorola's controller family, becomes the heart of a powerful and cost-effective Smart NT1 solution. #### 1.2 Features Key features of the MC145576 transceiver include: - Full compliance with appropriate USA and European recommendations, including: - U-Interface (ANSI T1.601-1992, ETSI ETR 080, FT CS3211) in NT mode using 2B1Q line coding - S/T-Interface (ITU .430, ETSI ETS 300012 and ANSI T1.605) in NT mode - MC145572 and MC145574 (U and S/T-Interfaces) conformant, meeting and exceeding all loop performance requirements according to US and European standards - Supports Micro-linebreaks according to ETSI ETR 080 - Warm start capability - Fully automatic activation in GCI mode - Automatic handling of basic maintenance functions - Automatic Internal Compliance with the Embedded Operations Channel (EOC) Protocol as specified in ANSI and ETSI standards - Flexible system interface, pin selectable (IDL+SCP) or GCI interface - NT Terminal Interface - Dedicated pins for Pulse test signal generation, Power Modes select PS1/2, Fixed/ Adaptive timing selection for S bus, Loopback active and LED activation pins in GCI mode - Complete set of loopbacks - NT synchronizes to and operates with 80 kHz ± 32 ppm received signal from LT - Low power consumption (250 mW typical) - S and Q multiframe capability via external micro-controller connection - High Performance CMOS Process Technology - Compatible with 3 V devices - Single 5 V power supply - GCI and IDL/SCP interfaces, allowing for compatibility with previous designs based on MC145574 (S/T-Interface) and MC145572 (U-Interface) chip-set. The SCP serial interface allows connection to the extensive family of Motorola controllers. - When combined with a member of the MC68302 family of multiprotocol controllers, a MC145484 PCM codec, and an analog line interface (SLIC), provides an optimal Smart NT1 or Smart Terminal Adaptor (U-Interface based TA with a S/ T bus access). The same architecture can be used with a second codec and SLIC to allow for a dual analog interface design. #### 1.3 Block Diagram Figure 1-1. MC145576 Block Diagram As shown in **Figure 1-1**, the MC145576 dual transceiver offers a single chip NT-1 solution by combining support for a two-wire U interface connected through the chip to a four-wire S/T interface. This can offer a cost reduction for designs with a two-chip implementation (one for the U interface and one for the S/T interface). The Serial Control Port (SCP) allows configuration and control of both external interfaces. The MC145576 can be configured for Motorola Interchip Digital Link (IDL) or General Circuit Interface (GCI) operation. #### 1.4 NT1 Functional Overview When combined with a microcontroller, such as the Motorola MC68LC302, the MC145576 can be used to provide a complete Smart NT-1 solution that incorporates a Terminal Adapter (TA) to interface between the Plain Old Telephone System (POTS) R interface and the S/T interface. The microcontroller provides two serial communication controllers that can support asynchronous or synchronous communication that are used to connect to the MC145576 IDL or GCI serial interfaces. A system typically uses the IDL mode or the GCI mode. #### 1.5 Manual Organization This manual uses the following organizational structure: - Section 1 Introduction - Section 2 ISDN Basic Access System Overview - Section 3 Signal Descriptions - Section 4 Modes of Operation - Section 5 Register Description Reference - Section 6 SCP Mode Device Functionality - Section 7 IDL Interface Mode Device Functionality - Section 8 GCI Mode Device Functionality - Section 9 Activation and Deactivation - Section 10 Transmission Line Interface Circuitry - Section 11 Product Specifications - Section 12 Mechanical Data - Appendix A MC145576 Evaluation Board - Appendix B Component Sourcing - Appendix C Printed Circuit Board Layout - Appendix D Line Interface Circuit Component Value Calculations - Appendix E Glossary of Terms and Abbreviations - Appendix F Standards Bodies - Index (not included in this release) #### 1.6 Notation Conventions The following notation conventions are used in this document: - Signal representations: - Active high signals (Logic One) use the signal name (e.g., A0). - Active low signals (Logic Zero) use the signal name with an overbar (e.g., WE or OE). - Numeric representations: - Hexadecimal values start with a "\$" sign (e.g., \$0FF0 or \$80). - Decimal values have no symbol attached to the number (e.g., 10 or 34). - Binary values start with the letter "b" (e.g., b1010 or b0011). - Register/bit designators: - NR2(b3) refers to Nibble Register 2, Bit 3. - BR2(b6) refers to Byte Register 2, Bit 6. - OR1(b1) refers to Overlay Register 1, Bit 1. 2 # **ISDN Basic Access System Overview** #### 2.1 ISDN Reference Model The ISDN reference model is shown in Figure 2-1. This is a general model that can be adapted to many different implementations of the ISDN. The diagram indicates the position of the U-reference point between the LT and the Network Termination 1 (NT1) blocks and the T-reference point between the NT2 and the NT1 in the model. #### **Reference Points:** Key: CCSN—Common Channel Signalling Network CSN—Circuit Switched Network ET—Exchange Termination (C.O. Switch) LT—Line Termination (Line Card) NT1—Network Termination 1 (OSI Layer 1 Only) NT2—Network Termination 2 (OSI Layers 2 and 3) PSN—Packet Switched Network TA—Terminal Adapter TE1—Terminal Equipment 1 (ISDN Terminal) TE2—Terminal Equipment 2 (Non-ISDN Terminal) Figure 2-1. ISDN Reference Model The U-interface is the physical access point to the ISDN at the U-reference point. This interface is a single twisted wire pair supporting full-duplex transmission of digital information at a rate of 160 kbps. The twisted wire pair can extend up to 18,000 feet and may include bridge taps. This interface is often referred to as a Digital Subscriber Line. The S-interface and T-interface are the physical access points at the S- and T-reference points, respectively. The interface supports full duplex communications between printed circuit board integrated circuits (ICs) using two 64 kbps B channels and one 16 kbps D channel. The chip is programmable to support several four-wire communication protocols described in detail in **Sections 6-8.** #### 2.2 ISDN Applications Figure 2-2 shows a typical ISDN application using Motorola semiconductor solutions. The NT1 converts the 2-wire U-interface to the 4-wire S/T-interface as shown by using an MC145576. Also shown is a highly integrated U-interface ISDN terminal, designated NT1/TE1, which implements a complete voice and data terminal with a U-interface for immediate and cost effective access to the ISDN. The MC145572 is shown interfaced to the M68000 core-based MC68302 Integrated Multiprotocol Processor (IMP), which handles layers 2–7 of the OSI reference model. Voice is supported with a conventional codec-filter device, such as the MC14LC5480. The network is completed with a TA and an S/T-interface ISDN terminal (TE1). Two different architectures are shown: the TA is implemented with the MC68LC302 IMP, and the TE1 is shown implemented with the MC68QH302 IMP. Figure 2-2. Typical ISDN Application 3 ## **Signal Descriptions** #### 3.1 Introduction The Motorola MC145576 ISDN Single Chip NT1 Transceiver is available in a 44-pin TQFP package (see **Figure 3-1**). Figure 3-1. MC145576 Pinout Drawing revised 8/28/1998 ### 3.2 Signal Descriptions The connections to the MC145576 are organized into six functional groupings, as shown in **Table 3-1** and illustrated in **Figure 3-2**. **Table 3-1.** MC145576 Functional Signal Groupings | Functional Group | No. of Signals | Reference Table | |----------------------------------------------|----------------|-----------------| | Power Supply | 11 | Table 3-2 | | Phase Lock Loop (PLL) and Clock | 2 | Table 3-3 | | Mode Select | 5 | Table 3-4 | | Time Division Multiplex (TDM) Data Interface | 4 | Table 3-5 | | Digital Data Interface | 11 | Table 3-6 | | Line Interface | 11 | Table 3-10 | Figure 3-2. Signals Identified by Functional Group #### **3.2.1 Power Supply** The MC145576 has five pairs of $V_{DD}$ and $V_{SS}$ power supply pins. Each pair provides power to a specific portion of the integrated circuit to minimize interaction between the various high performance subsystems on the device. All of the negative power supply pins should be connected to the same ground reference point and all of the positive power supply pins should be connected to the same +5 V power supply source. The MC145576 also provides a 3 V output $V_{DD}$ generated by an internal voltage regulator. #### Table 3-2. Power Supply Pins | Signal Name | Pin No.<br>TQFP | Pin Description | |-----------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $V_{\mathrm{DD}}$ | 27 | Positive Power Supply (nominally +5 V) — Connect $V_{DD}$ to +5 V. $V_{DD}$ provides power to the internal digital circuits of the device. Decouple $V_{DD}$ with a 0.1 $\mu F$ ceramic capacitor to $V_{SS}$ . | | V <sub>SS</sub> | 29 | Negative Power Supply (nominally 0 V) — Connect $V_{SS}$ to ground. $V_{SS}$ provides a ground reference for the internal digital circuits of the device. Decouple with separate 0.1 $\mu F$ ceramic capacitors connected to $V_{DD}$ . | | V <sub>DD</sub> Rx-U,<br>V <sub>DD</sub> Tx-U | 30, 38 | Positive Power Supply for U-Interface Analog Circuits (nominally +5 V) — Connect $V_{\rm DD}$ Rx-U and $V_{\rm DD}$ Tx-U to +5 V. These pins provide power to the analog U-Interface receive and transmit subsystems in the MC145576. Decouple each with separate 0.1 $\mu F$ ceramic capacitors connected to VSS Rx-U and VSS Tx-U, respectively. These two pins are not tied together internally. | | V <sub>SS</sub> Rx-U,<br>V <sub>SS</sub> Tx-U | 31, 37 | Negative Power Supply for U-Interface Analog Circuits (nominally 0 V) — Connect $V_{SS}$ Rx-U and $V_{DD}$ Tx-U to ground. These pins provide a ground reference to the U-Interface analog receive and transmit subsystems. Decouple each with separate 0.1 $\mu$ F ceramic capacitors to $V_{DD}$ Rx-U and $V_{DD}$ Tx-U, respectively. | | V <sub>DD</sub> -T | 19 | Positive Power Supply for the S/T-Interface Analog Circuits (nominally +5 V) — Connect $V_{DD}$ -T to +5 V. This pin provides power to the S/T-Interface analog subsystem in the MC145576. Decouple $V_{DD}$ -T with separate 0.1 $\mu$ F ceramic capacitors to $V_{SS}$ -T. | | V <sub>SS</sub> -T | 22 | Negative Power Supply for the S/T-Interface Analog Circuits (nominally 0 V) — Connect $V_{SS}$ -T to ground. This pin provides a ground reference to the S/T-Interface analog subsystem. Decouple with separate 0.1 $\mu F$ ceramic capacitors connected to $V_{DD}$ -T. | | V <sub>DD</sub> I/O | 7 | Positive Power Supply for Input and Output Circuits (nominally +5 V)—Connect $V_{DD}$ I/O to +5 V or +3 V (for 3V I/O interface compatibility). This pin provides power to the digital input and output circuits of the device. Decouple with a 0.1 $\mu$ F ceramic capacitor connected to $V_{SS}$ I/O. | | V <sub>SS</sub> I/O | 6 | Negative Power Supply for Input and Output Circuits, (nominally 0 V) — Connect $V_{SS}$ I/O to ground. This pin provides a ground reference to the digital input and output circuits of the device. Decouple with separate 0.1 $\mu F$ ceramic capacitors connected to $V_{DD}$ I/O. | | V <sub>DD</sub> 3V | 28 | Output from the Internal 3 V Regulator — $V_{DD}$ 3V is the 3 V regulated supply output used to power the internal digital circuitry. Connect an external 1.0 $\mu$ F decoupling capacitor between this pin and ground.<br>CAUTION: Do NOT connect $V_{DD}$ 3V to $V_{DD}$ I/O for 3 V interface compatibility. | Signal Descriptions #### **Phase Lock Loop and Clock Pins** 3.2.2 A 20.48 MHz pullable crystal is connected between $XTAL_{in}$ and $XTAL_{out}$ to form a voltage-controlled crystal oscillator. No other external components are required. Table 3-3. Phase Lock Loop and Clock Pins | Pin Name | Pin No.<br>TQFP | Pin Description | |------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | XTAL <sub>in</sub> , XTAL <sub>out</sub> | 16, 15 | Crystal Input/Output – Input and output signals of the 20.48 MHz crystal oscillator amplifier. Detailed specifications for the crystal are listed in <b>Appendix B.2.1</b> . | #### 3.2.3 **Mode Selection Pins** These inputs define the mode of operation for the MC145576. Table 3-4. Mode Selection Pins | Signal Name | Pin No.<br>TQFP | Pin Description | | |-------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | RESET | 40 | Hardware Reset — A logic 0 applied to this Schmitt trigger input pin holds the device in a hardware reset condition. A logic 1 puts the device into the normal operating state. Register NR0(3) provides a similar software reset function, thereby allowing control of this mode from the external microcontroller. | | | | | Note: A 20.48 MHz clock must be applied to the MC145576 when RESET is asserted. | | | | | During a hardware reset condition, all Serial Control Port Registers are reset to their default state, and the signals output from the DCL and FSC pins are halted. In addition, the Tx Driver is put into a low impedance state to terminate the U-Interface part and the 2B1Q receiver is unable to detect the activation wake-up tone. RESET must be asserted low for at least six 20.48 MHz clock periods. | | | CLK_SEL | 41 | DCL Input Select – This pin is used to select the clock frequency of the IDL/GCI Interface of the MC145576. Pulling the signal high selects 2.048 MHz clock frequency; pulling it low selects 512 kHz. | | | | | <b>Note:</b> When $\overline{\text{ENO}} = 1$ , this input is disabled and can be left unconnected. | | Table 3-4. Mode Selection Pins (Continued) | Signal Name | Pin No.<br>TQFP | Pin Description | |----------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ĒNO | 42 | Enable Digital Outputs — A logic low on this pin enables all the digital inputs and outputs. In a simple NT1 application where no terminal interface is required and where the minimum possible power consumption is desired, a logic high on this pin disables certain specified digital outputs, placing them in a High-Impedance state and also disables certain digital inputs which can be left unconnected (i.e., floating), as follows: • CLK_SEL, CLKOUT, DGRANT, GCI_LBA, DREQUEST/AR-U, FSC, DIN, DOUT, DCL, and CLASS are disabled. • GCI_PULSE1, GCI_PULSE2, GCI_PS1, GCI_PS2, GCI_LED1, GCI_LED2, FIX, and IDL/GCI remain active. | | IDL/ <del>GC</del> I | 26 | IDL/SCP versus GCI Mode Select — This pin controls the mode of operation of the System Interface. A logic high applied to this pin selects the (IDL+SCP) mode of operation. Pulling the signal low selects the GCI time division bus mode. In GCI mode 2B+D data and control/status information is interfaced to the MC145576 by a single four signal time division multiplexed bus. The SCP interface is not used and those pins are redefined. Note: When ENO = 1, this input remains active. | | FIX | 18 | <ul> <li>Fixed Timing Select – This input signal allows the selection of the fixed (pulled high) or adaptive timing (pulled low) mode used by the S/T-Interface circuitry as the timing recovery method used by the transceiver's demodulator to sample the incoming transmission from the TE/TEs.</li> <li>In adaptive timing mode, a Digital Phase Lock Loop (DPLL) is used to position the demodulator clock optimally relative to the incoming baud from the S/T-Interface part.</li> <li>In fixed timing mode, the demodulator clock is maintained at a fixed position relative to the transmitted baud from the MC145576.</li> <li>Note: When ENO = 1, this input remains active.</li> </ul> | #### 3.2.4 Time Division Multiplex Data Interface Pins This section describes the Time Division Multiplex (TDM) data interface pins. **Table 3-5.** Time Division Multiplex Interface Pins | Signal Name (by mode) | | Pin | | | |--------------------------------|------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | IDL/<br>GCI TDM /<br>MULTIPLEX | TSA | No.<br>TQFP | Pin Description | | | FSC | FSC | 11 | <ul> <li>Frame Synchronization – FSC is the 8 kHz frame sync output for the TDM interface data transfers. The signal is phase-locked to the signal received by the U-Interface part of the MC145576.</li> <li>In IDL mode, the signal at this pin is high for one cycle of the DCL signal and is rising edge aligned with the rising edge of the DCL signal.</li> <li>In GCI mode, the signal is high for two cycles of the DCL signal and the rising edge is aligned with the rising edge of the DCL signal. FSC indicates a superframe boundary by going high for one DCL clock. This happens once every 12 ms.</li> <li>Note: When ENO = 1, this output is in High impedance state.</li> </ul> | | | DCL | DCL | 14 | Data Clock Output — DCL is the output bit clock for the IDL interface or 2 times bit clock for the GCI Interface. The signal provides one of two clock outputs (i.e., 2.048 MHz or 512 kHz), selected by CLK_SEL. Recovered timing is conveyed by adjusting the width of the clock. The adjustment is made by the internal digital PLL and occurs during two consecutive 8 kHz frames once per U-Interface basic frame. The adjustment consists of adding or subtracting a single 20.48 MHz clock period during the high time of DCL. Since this occurs during two consecutive 8 kHz frames, the total adjustment is ± 97 ns once every basic frame. See electrical specifications for the locations of the timing adjustment. Note: When ENO = 1, this output is in High impedance state. | | | DOUT | DOUT | 13 | Serial Data Out (IDL/GCI) — The formatting of the data is mode dependent. Refer to Section 4 for more information. In GCI mode, DOUT is an open drain output and must be connected to VDD I/O through a 5 k $\Omega$ pullup resistor. Note: When $\overline{\text{ENO}}$ = 1, this output is in High impedance state. | | Table 3-5. Time Division Multiplex Interface Pins (Continued) | Signal Name (by mode) | | Pin | | | | |--------------------------------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | IDL/<br>GCI TDM /<br>MULTIPLEX | TSA | No.<br>TQFP | Pin Description | | | | DIN | DIN | 12 | <ul> <li>Serial Data In (IDL/GCI) – The formatting of the data is mode dependent. Refer to Section 4 for more information. GCI mode, DIN must be connected to V<sub>DD</sub> I/O through a pullup resistor.</li> <li>Note: When ENO = 1, this input is disabled and can be leftloating.</li> </ul> | | | #### 3.2.5 Digital Data Interface Pins These pins provide a digital transfer interface for the MC145576 when configured for MCU mode. In GCI mode, control and status information is provided over the GCI interface. Table 3-6. Digital Data Interface Pins | Signal Name (by mode) | | Pin No. | Pin Description | |---------------------------------------|------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IDL/SCP | GCI | TQFP | i iii Description | | SCPEN-U<br>(NT Terminal,<br>TDM, TSA) | PS1<br>(NT Terminal,<br>MUX) | 4 | Serial Control Port Enable for U-Interface — In IDL mode, when SCPEN-U is held low, this input selects the Serial Control Port (SCP) for transferring control, status, and M channel data information into and out of the U-Interface Transceiver. SCPEN-U should be held low for 8 or 16 periods of the SCPCLK signal to transfer information into or out of the MC145576. The SCP Interface disregards any operation that is not exactly 8 or 16 SCPCLK clock pulses long. If the MC145576 is the only SCP device in the system, this pin can be tied low and bursted SCP CLKs can be used to access the register. PS1—In full GCI mode, defined when IDL/GCI = 0, this is an input pin. PS1 is transmitted in the M4 maintenance bits. Note: When ENO = 1, this input remains active. | Signal Descriptions Table 3-6. Digital Data Interface Pins (Continued) | Signal Name (by mode) | | Pin No. | Din Description | |---------------------------------------|---------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IDL/SCP | GCI | TQFP | Pin Description | | SCPEN-T<br>(NT Terminal,<br>TDM, TSA) | PS2<br>(NT Terminal,<br>MUX) | 5 | Serial Control Port Enable for S/T-Interface — In IDL mode, when SCPEN-T is held low, this input selects the Serial Control Port (SCP) for transferring control, status, and M channel data information into and out of the S/T-Interface Transceiver. SCPEN-T should be held low for 8 or 16 periods of the SCPCLK signal to transfer information into or out of the MC145576. The SCP Interface disregards any operation that is not exactly 8 or 16 SCPCLK clock pulses long. If the MC145576 is the only SCP device in the system, this pin can be tied low and bursted SCP CLKs can be used to access the register. PS2—In full GCI mode, defined when IDL/GCI = 0, this is an input pin. PS2 is transmitted in the M4 maintenance bits. Note: When ENO = 1, this input remains active. | | SCPCLK<br>(NT Terminal,<br>TDM, TSA) | PULSE1<br>(NT Terminal,<br>MUX) | 3 | Serial Control Port Clock Input – In IDL mode, this input is SCP Interface clock. Data is clocked into the MC145576 from SCP Rx on rising edges of SCPCLK. Data is shifted out of the MC145576 SCP Tx pin on falling edges of SCPCLK. SCPCLK can be any frequency from 0 up to 4.096 MHz. An SCP transaction takes place when SCPEN is brought low. Test Pulse 1 – In full GCI mode, defined when IDL/GCI = 0, PULSE1 and PULSE2 control the test pulses transmitted by the U and S/T-Interfaces. See Table 3-8 for more information. Note: When ENO = 1, this output remains active. | #### Table 3-6. Digital Data Interface Pins (Continued) | Signal Name (by mode) | | Pin No. | 5. 5 | |--------------------------------------|---------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IDL/SCP | GCI | TQFP | Pin Description | | SCP Rx<br>(NT Terminal,<br>TDM, TSA) | PULSE2<br>(NT Terminal,<br>MUX) | 1 | Serial Control Port Receive Input – In IDL mode, SCP Rx is used to input control, status, and M-channel data information to the device. Data is shifted into the MC145576 on rising edges of SCPCLK. SCP Rx is ignored when data is being shifted out of SCP Tx or when SCPEN is high. Test Pulse 2 – In full GCI mode, defined when IDL/GCI = 0, PULSE1 and PULSE2 control the test pulses transmitted by the U and S/T-Interfaces. See Table 3-8 for more information. Note: When ENO = 1, this output remains active. | | SCP Tx<br>(NT Terminal,<br>TDM, TSA) | LBA<br>(NT Terminal,<br>MUX) | 2 | Serial Control Port Transmit Output — In IDL mode, SCP Tx is used to output control, status, and M channel data information from the MC145576. Data is shifted out of SCP Tx on the falling edge of SCPCLK, most significant bit first. Loopback Active — In full GCI mode, defined when IDL/GCI = 0, this pin is the LoopBack Active (LBA) signal and drives the output high when a 2B+D Loopback 2 (Definition from CCITT I.603) has been activated at the S/T-Interface. Note: When ENO = 1, this output is in High impedance state. | Table 3-6. Digital Data Interface Pins (Continued) | Signal Name (by mode) | | Pin No. | Din Description | |-----------------------------------|-------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IDL/SCP | GCI | TQFP | Pin Description | | ĪRQ<br>(NT Terminal,<br>TDM, TSA) | LED1<br>(NT Terminal,<br>MUX) | 43 | Interrupt Request Output — In IDL mode, IRQ is an active low, open drain output used to signal an external microcontroller that an interrupt condition exists in the MC145576. When this pin transitions low, the microcontroller should poll the status registers of the U and S/T-Interfaces to determine the reason for the interrupt. Upon clearing the interrupt condition, the pin is returned to the high-impedance state. See the description for U NR3 (Section 5.3.1.4) and S/T NR3 (Section 5.4.1.4) for descriptions of the sources of interrupt conditions. LED Control 1 — In full GCI mode, defined when IDL/GCI = 0, this pin is an open drain active low output that is used to control an LED that indicates the status of the SCNT1. Refer to Table 3-9 for a summary of the LED control values. Note: When ENO = 1, this output remains active. | Table 3-6. Digital Data Interface Pins (Continued) | Signal Name (by mode) | | Pin No. | Die Derectorie | |--------------------------------------|---------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IDL/SCP | GCI | TQFP | Pin Description | | DFSC (TDM) | | 44 | <b>Data Frame Synchronization</b> —In IDL/GCI TDM/MULTIPLEX mode, this pin is an output frame sync signal that indicates the start of the data frame for the S/T-Interface part of the MC145576. Refer to <b>Section 4</b> for more information. | | DCLK (NT<br>Terminal) | | | <b>D-Channel Clock (gated)</b> — In IDL NT Terminal mode, this pin is the output for the D-Channel clock. | | TDCLK (TSA) | | | <b>S/T-Interface D-Channel Clock (gated)</b> – In Time Slot Assigner Mode (enabled when the following register programming of the S/T-Interface is performed: BR12 = \$90 and OR6 = \$10), this pin is the output for the S/T-Interface D-channel clock. This clock is gated (i.e., available only when the D-channel is available). Refer to <b>Section 7.5</b> for more information on the TSA Mode. | | | LED2<br>(NT Terminal,<br>MUX) | | LED Control 2 – In full GCI mode, defined when IDL/GCI = 0, this pin is an open drain active low output that is used to control an LED which indicates the status of the MC145576. Refer to Table 3-9 for a summary of the LED control values. Note: When ENO = 1, this output remains active. | | CLKOUT<br>(NT Terminal,<br>TDM, TSA) | CLKOUT<br>(NT Terminal,<br>MUX) | 8 | Clock Output — This signal is a programmable clock output that can be used as a microprocessor clock source. The default clock frequency is 20.48 MHz. The clock frequency is register programmable via the SCP or GCI Monitor channel to provide 10.24 MHz, 5.12 MHz or disabled following (see Table 3-7 for programming of S/T BR8(b6) and BR8(b5) values). CLKOUT is also under control of the ENO signal. Notes: 1. When ENO = 1, this output is in High impedance state. 2. During a hardware reset (i.e., RESET is low), CLKOUT outputs a 20.48 MHz clock. | Table 3-6. Digital Data Interface Pins (Continued) | Signal Name (by mode) | | Pin No. | Din Decembris | |--------------------------------------|-----------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IDL/SCP | GCI | TQFP | Pin Description | | DGRANT<br>(NT Terminal) | DGRANT<br>(NT Terminal) | 9 | <b>D-channel Access Granted</b> – In NT Terminal mode, DGRANT indicates that access to D-Channel has been granted. Refer to <b>Section 4</b> for more information. | | UDCLK (TSA) Note: Not used for TDM. | Note: Not used for MUX. | | U-Interface D-channel Clock (gated) — In Time Slot Assigner Mode (enabled when the following register configuration of the S/T-Interface is enabled: BR12 = \$90 and OR6 = \$10), this pin is the output for the U-Interface D-channel clock. UDCLK is gated (i.e., available only when the D-channel is available). Note: When ENO= 1, this output is in High impedance state. | | DREQUEST/<br>ARU<br>(NT Terminal) | DREQUEST/<br>ARU<br>(NT Terminal) | 10 | D-Channel Access Request — In NT Terminal mode, a logic high on this pin allows the MC145576 to attempt to gain D-Channel access for the NT terminal. | | ARU<br>(TDM, TSA) | ARU (MUX) | | U-Interface Activate Request — When the MC145576 is deactivated, a logic high on ARU causes the U-Interface to transmit a TN/SN1 activation signal to the LT (AR-U Activate Request). The LT then responds to this request and fully activates the MC145576. The ARU operation can be disabled by writing a 1 to S/T-Interface BR12 (b5). | | | | | <b>Note:</b> When $\overline{\text{ENO}} = 1$ , this output is disabled and can be left floating. | Table 3-6. Digital Data Interface Pins (Continued) | Signal Name (by mode) | | Pin No. | Din Description | | |-----------------------|----------------------------|-------------------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IDL/S | СР | GCI | TQFP | Pin Description | | CLASS<br>(NT Termi | inal) | CLASS (NT Terminal) Note: Not used | 17 | Message Priority Class – In NT Terminal mode of operation, the CLASS input allows the selection of the message priority class by logically ORing it internally with S/T Register NR2(b 0). The output of this internal OR gate determines the class of the transceiver for D channel operation. If CLASS is held low, the class selection is determined by the value of NR2(b0). If an application needs to change the class of the MC145576 without a register access, then NR2(b0) should be 0 to allow the class to be selected via the CLASS pin. When the output of the internal OR gate is 0, the priority class for D channel messages sent by the device is set to the signalling or highest priority class (i.e., Class 1 operation). When the output of the internal OR gate is 1, Class 2 operation is selected. The definition and functionality of the class configuration of the MC145576 is fully compliant with CCITT I.430 and ANSI T1.605. Note: When ENO= 1, this output is disabled | | fo | ot used<br>r TDM<br>· TSA. | for MUX. | | and can be left floating. | Table 3-7. CLKOUT Values | S/T BR8(b6) | S/T BR8(b5) | CLKOUT | |-------------|-------------|-----------| | 0 | 0 | 20.48 MHz | | 0 | 1 | 10.24 MHz | | 1 | 0 | 5.12 MHz | | 1 | 1 | 0 MHz | Table 3-8. Test Pulses | PULSE1 | PULSE2 | S/T-Interface | U-Interface | |--------|--------|---------------|------------------------| | 1 | 1 | Normal Mode | Normal Mode | | 0 | 1 | Single Pulse | Single Pulse | | 1 | 0 | 96 kHz tone | Force free running SN2 | | 0 | 0 | Reserved | Force SN0 | Table 3-9. LED Control Combinations | GCI_LED1 | GCI_LED2 | Indication | |--------------|--------------|---------------------------------------------------------------------------------------------------------------| | Off | Off | Deactivated | | Flash (1 Hz) | Off | Activation in progress or U-only activation | | On | Flash (1 Hz) | U-Interface active, S/T-Interface not active (in progress or there is a problem activating the S/T-Interface) | | On | Off | Fully Active (S/T and U) | | Off | On | Error Indication (see note) | | On | On | Pulse Test Mode | | Flash (1 Hz) | Flash (1 Hz) | 2B+D Loopback | **Note:** This state is indicated for 1 s before the MC145576 goes into an automatic reset. #### 3.2.6 Line Interface Pins These pins form the Line Interface of the MC145576 Transceiver, including the 2B1Q part as well as line interface with the TE/TEs. Refer to **Section 4.2** for additional information on the line interface. Table 3-10. Line Interface Pins | Pin Name | Pin No.<br>TQFP | Pin Description | |----------------------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TxP-U, TxN-U | 36, 9 | Transmit Positive and Transmit Negative Outputs of U-Interface — These signals are the positive and negative outputs of the differential transmit driver of the U-Transceiver (2B1Q interface). | | RxP-U, RxN-U | 32, 33 | <b>Receive Positive and Receive Negative Inputs of U-Interface</b> —These signals are the positive and negative inputs to the differential receive circuit of the U-Transceiver (2B1Q interface). | | V <sub>ref</sub> P, V <sub>ref</sub> N | 35, 34 | Reference Voltage Positive and Reference Voltage Negative — These positive and negative signals are used for internal voltage reference. Connect a $0.1~\mu F$ ceramic capacitor between $V_{ref}P$ and $V_{ref}N$ . | | TxP-T, TxN-T | 21, 20 | <b>Transmit Positive and Transmit Negative Outputs of S/T-Interface</b> — These signals are the differential analog outputs to the S/T transmit line driver. | | RxP-T, RxN-T | 25, 24 | <b>Receive Positive and Receive Negative Inputs of S/T-Interface</b> – These signals are the differential analog inputs to the S/T receiver. | Signal Descriptions ## Table 3-10. Line Interface Pins (Continued) | Pin Name | Pin No.<br>TQFP | Pin Description | |----------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ISET | 23 | <b>ISET</b> – This pin performs the ISET function and should have an external resistor connected to ground. A current programming reference resistor of value 30 k $\Omega$ accurate to 5% should be connected between ISET and V <sub>SS</sub> -T. This resistor provides biasing and programs the current limit for the TxP-T and TxN-T driver circuits. | | | | Note: This resistor is not user programmable and must be $30 \text{ k}\Omega$ for CCITT I.430 and ANSI T1.605 compatibility. | Signal Descriptions 4 # **Modes of Operation** ## 4.1 Introduction Different types of configurations and digital accesses allow the MC145576 to be used in various applications. # 4.2 Standard NT1 Operation When configured in GCI mode (IDL/ $\overline{GCI}$ pulled low) and digital access disabled ( $\overline{ENO}$ pulled high), the MC145576 operates as a standalone NT1 (see **Figure 4-1**). Several pins are still available to provide: - Indication of the MC145576 state (LED1 and LED2) - Configuration of the S/T bus (FIX) - Generation of test pulses (PULSE1 and PULSE2) - Indication of the external power supplies status (PS1 and PS2) To reduce EMC generation, all the other digital pins are disabled. Figure 4-1. Standard NT1 Block Diagram Modes of Operation #### **Smart NT1 with POTS Interface (NT1+)** 4.3 The biggest advantage of the Smart NT architecture is its modularity. Depending on which 68302 microprocessor is used, the Smart NT can address one of the following different specifications: - Simple Smart NT based on the 68LC302 One HDLC controller is used for the D channel and there is an optional RS-232 interface capability. The addition of a simple FPGA provides voice capability from the processor to the POTS. - Smart NT with simple TA capability based on 68302 (or 68PM302) Two HDLC controllers are used for the D channel and one B channel, and there is an RS-232 interface capability. This allows 64 Kb/s data transfer. - Smart NT with full TA capability based on 68QH302—Three HDLC controllers used for the D channel and the two B channels, and there is an RS-232 interface capability. This allows up to 128 Kb/s data transfer. Because the MC145576 can be configured for 3 V digital signals, power consumption of the Smart NT can be decreased by using 3 V parts (processor, codecs, etc.). #### 4.3.1 Architecture Combining the MC145576 with a multiprotocol controller of the MC68302 family, one or two MC145484 PCM codecs and one or two analog line interfaces (SLIC), provides an optimal Smart NT1 architecture. This architecture can use either the IDL/SCP (Figure 4-2) or GCI (Figure 4-3) digital bus. Motorola recommends the use of the IDL/SCP mode of interconnection between all the parts, because it provides better flexibility for the architecture improvements. Figure 4-2. IDL/SCP based Smart NT Block Diagram **POTS** **SLIC** Codec Figure 4-3. GCI based Smart NT Block Diagram ## 4.3.2 Configuration μP In Smart NT mode of operation, configure the MC145576 in NT Terminal mode. This mode provides the D channel contention capability between the D channel coming from the processor and the D channel coming from the TEs. For more details on this configuration, refer to **Section 7** (IDL mode) or **Section 8** (GCI mode). #### 4.4 **MINI PABX** The Smart NT architecture can be easily adapted to a Mini PABX architecture. This allows internal calls (TE to TE, TE to POTs or POTS to POTS) without going through the Line Card (i.e., there is no need to activate the U loop). #### 4.4.1 **Architecture** For this application, the MC145576 provides a digital switch that routes the B and D channels between the POTS, the S/T part, and the U part of the MC145576 (**Figure 4-4**). Figure 4-4. Mini PABX Block Diagram Two HDLC controllers are required to process the D channel coming from the TEs and the D channel coming from the Central Office (the D channel contention circuitry is disabled). The Mini PABX can handle up to four simultaneous calls with a maximum of two external calls (i.e., calls through the Central Office). #### 4.4.2 Configuration In Mini PABX mode of operation, configure the MC145576 in IDL Time Slot Assigner mode. This mode provides the switching capability required for communication between all the connections of the board (i.e., TEs, POTS, and Central Office). For more details on this configuration, refer to **Section 7** (IDL mode). # 4.5 U-Interface Terminal Adaptor For Terminal connection to the U-interface, the S/T part of the MC145576 can be configured in Absolute Power Down mode. This allows the processor direct access to the U-interface. ### 4.5.1 Architecture This architecture can use the IDL/SCP (Figure 4-5) or GCI (Figure 4-6) digital bus. Figure 4-5. IDL/SCP-based Terminal U Block Diagram Figure 4-6. GCI-based Terminal U Block Diagram Modes of Operation If the S/T-interface is required, then the MC145576 can be reconfigured to operate in Smart NT mode. Connections between the MC145576 and the processor are identical in Smart NT mode and in U Terminal mode. ### 4.5.2 Configuration In U Terminal mode of operation, configure the MC145576 in TDM mode. In this mode, the S/T and the U part of the MC145576 are completly separated (no direct 2B+D data connection). So, the S/T part can be switched into Absolute Power Down mode without affecting the U part. For more details on this configuration, refer to **Section 7** (IDL mode) or **Section 8** (GCI mode). 5 # **Register Description Reference** ## 5.1 Introduction This section describes the MC145576 internal registers. # **5.2 Registers Description** The MC145576 registers are divided into two basic groups, each of which support their respective interface (U or S/T). The register groups are: - U Interface Registers: - U Nibble Registers - U R6 Register - U Byte Registers - U Overlay Registers - S/T Interface Registers: - S/T Nibble Registers - S/T Byte Registers - S/T Overlay Registers The MC145576 registers are accessible externally through the SCP bus in IDL/SCP mode of operation or through the Monitor Channel in GCI mode of operation. Most register functions are available in both modes of operation, but for those which are not, the register function is indicated as follows: - Register functions available in SCP/IDL mode only are shown in *italic* (e.g., *Software Reset*) - Register functions available in GCI only are shown in **bold** (e.g., **Stop/Go Disabled**) Each bit described in the following sections is identified with a read/write indicator, shown in the lower right corner of the each bit name cell in the register layout diagram. | Table 5-1 | Rit | Read/Write | Indicator | |------------|-------|----------------|-----------| | I abic o-i | . טונ | I VCaa/ VVIIIC | mulcator | | Indicator | Туре | Description | |-----------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | rw | Read/Write | The external microcontroller can write to a Read/Write bit and read back the written data. | | ro | Read Only | The external microcontroller may only read a Read Only bit. Writing to it has no effect unless specified differently in the bit description. Setting or clearing a Read Only bit is an internal operation. | | ro/wo | Read Only/<br>Write Only | The external microcontroller may write to a Read Only/Write Only bit, but the value the microcontroller reads back is not necessarily the value it wrote. This type of bit is set and cleared by some internal operations. | # 5.3 U-Interface Registers These registers are situated in the U-Interface portion of the MC145576 and are almost exclusively relevant to the operation of the U-Interface. ## 5.3.1 U Nibble Registers The U Nibble Registers are a set of six 4-bit control and status registers used with the U-Interface. **Figure 5-1** lists the registers along with bit names and default settings after reset. | Register | b3 | b2 | b1 | b0 | Value<br>after<br>Reset | |----------|----------------------------|------------------------------|------------------------------|-------------------------------------------|-------------------------| | NR0 | Software Reset | Power Down enable Reserved | | Return to Normal | \$0 | | NR1 | Linkup | Error Indication (EI) | Superframe Sync | Transparent/<br>Activation in<br>progress | \$0 | | NR2 | Activation Request<br>(AR) | Deactivation Request<br>(DR) | Superframe<br>Update Disable | Customer | \$0 | | NR3 | IRQ3 | IRQ2 | IRQ1 | IRQ0 | \$0 | | NR4 | IRQ3 Enable | IRQ2 Enable | IRQ1 Enable | IRQ0 Enable | \$0 | | NR5 | Reserved | Block B1 | Block B2 | Swap B1/B2 | \$0 | Figure 5-1. U-Interface Nibble Register Map ### 5.3.1.1 U-Interface NR0 | b3 | b3 b2 | | b3 b2 | | b0 | |----------------|-------------------|----------|------------------|--|----| | Software Reset | Power Down enable | reserved | Return to Normal | | | | rw | rw | reserveu | rw | | | Figure 5-2. U-Interface NR0 Bit Definitions **Figure 5-2** names the bit fields in NR0. These fields are defined as follows: - **Software Reset (b3)** This bit forces the U-Interface transceiver into a reset state. Setting this bit to 1 causes a software reset. To allow the transceiver to resume operation, this bit must be cleared by either writing a 0 to it or asserting hardware reset. Reset must be asserted for at least six 20.48 MHz clock periods. There must be a 20.48 MHz clock at XTAL<sub>in</sub> for the MC145576 to reset correctly. This bit has no effect on the contents of NR0 and BR10. - **Power-Down Enable (b2)** When this bit = 1 and the U-Interface transceiver is searching for a wake-up tone from the far-end tranceiver, the MC145576 enters the Power-Down mode. In Power-Down mode, the MC145576 transmit drivers and the time division multiplex interface circuitry for both IDL/GCI and GCI operation are turned off. This bit must be cleared to 0 before enabling the MC145576 to perform any non-activation related functions other than waiting for a wakeup tone. The MC145576 automatically exits from Power-Down mode on one of three conditions: - 1. A wakeup tone is detected on the U-Interface. - 2. The external microcontroller sets the Activation Request bit, (NR2(b3)). - 3. This bit is reset to 0. **NOTE:** When this bit is 0, the U-Interface transceiver is not permitted to enter power-down mode. The U-Interface transceiver has warm start capability regardless of the state of this bit. • **Return to Normal (b0)** – This bit is used to return maintenance functions to their normal operating state. When set to 1, the CRC Corrupt bit (BR8(b3)) and all of the loopback control bits in BR6 are cleared. **NOTE:** Never modify NR0 while the device is in GCI mode. Ensure that reserved bit b1 is 0 at all times to maintain future compatibility. Register Description Reference register Description Reference ### 5.3.1.2 U-Interface NR1 | b3 b2 | | b1 | ь0 | |--------|----------------|-----------------|-------------------------------------| | Linkup | Error Ind (EI) | Superframe Sync | Transparent/ Activation in progress | | ro | ro | ro | ro | Figure 5-3. U-Interface NR1 Bit Definitions **Figure 5-3** names the bit fields in NR1. These fields are defined as follows: - Linkup (b3) This bit is set when the U-Interface transceiver completes an activation up to the point where full-duplex operation of the U-Interface is established. For the ANSI T1.601-1992 defined activation to be completed, the ACT bit in the M4 maintenance bits must still be exchanged. However, from purely a transmit/receive point of view, the U-Interface is operational when Linkup is 1. Linkup remains set until one of three things happens: - − 1. Receive framing is lost or severely in error, and remains so, for 480 ms. - 2. Receive framing is lost after Deactivate Request is set in NR2(b2), or Verified DEA (BR3(b1)) becomes a 1 during M4 Control mode 0,0 (BR9(b5-b4)). - 3. A hardware or software reset occurs. - Error Indication (b2) This bit = 1 when a timer expires. Error Indication is always automatically reset prior to the next IRQ3. This is the result of either setting the Activate Request bit in NR2(b3) or receiving a wakeup tone. Error Indication is not cleared by reading NR1. Time-out sources are: - 15-second Activation Timer (BR11(b0)). - 480-ms loss of frame/signal. - Superframe Sync (b1) This bit is a 1 when the received superframe is being reliably detected. It transitions from 0 to 1 coincident with Linkup being set. Subsequently, if the superframe is lost, Superframe Sync returns to 0, and if Superframe Sync remains 0 for 480 ms, the U-Interface transceiver deactivates. While Superframe Sync is 0, the received maintenance bits are unknown. IRQ2, IRQ1, and IRQ0 are not generated while Superframe Sync is 0. The 2B+D data is blocked (forced to all 1s) when Superframe Sync is 0. - Transparent/Activation in Progress (b0) This bit has a dual purpose. When the transceiver is deactivated, this bit is 0. Whenever an activation begins, this bit is internally set to a 1 and an IRQ3 is generated. When the activation process is completed, Linkup = 1 indicating success, and this bit remains set to 1, indicating that the receiver and Superframe Deframer are ready to pass data transparently from the U-Interface to the IDL/GCI interface. If the activation process fails, this bit is cleared and Error Indication = 1. Whenever Linkup is 1, this bit may be cleared, indicating that the receiver detected a high error on the U-Interface. Under this condition, the receiver blocks received data (forcing the 2B+D data to all 1s) until the error returns to normal. The received data is not transmitted on the IDL/GCI interface until Linkup is 1, Superframe Sync is 1, Transparent/Activation in Progress is 1, and either Customer Enable (see NR2(b0)) or Verified ACT (see BR3(b2)) is 1. Register Description Reference NOTE: When access to the D channel via register OR12 is enabled by setting BR10(b1), the operation of the NR1 status bits is modified. NR1 indicates a D channel interrupt by setting all four status bits to 1s. Reading OR12 clears the special code (1111) from NR1 but does not affect any updates in activation status. So, if there has been a change in activation status, an interrupt is still queued up even though the D channel interrupt has been cleared. ### 5.3.1.3 U-Interface NR2 | b3 b2 | | b1 | b0 | | |-------|-------------------------|---------------------------|---------------------------|-----------------| | | Activation Request (AR) | Deactivation Request (DR) | Superframe Update Disable | Customer Enable | | | rw | rw | rw | rw | Figure 5-4. U-Interface NR2 Bit Definitions Figure 5-4 names the bit fields in NR2. These fields are defined as follows: - Activation Request (b3) When this bit = 1 and the U-Interface is in ANSI T1.601-1992 defined Full Reset, the transceiver begins an activation. The external microcontroller never needs to set this bit to 0. The bit is internally set to 0 whenever Transparent/Activation in Progress (NR1(b0)) = 1 or on hardware or software reset. If the activation fails for any reason, the Activation Request bit must be set to 1 once again to initiate another activation attempt. The transceiver self-activates if an incoming tone is detected. Once activation starts, the MC145576 automatically clears this bit. Do not continuously reassert this bit. It only needs to be set once per activation attempt. - Deactivation Request (b2) The Deactivate Request bit is set to 1 by the external microcontroller in response to a received DEA bit on the M4 channel, which indicates to the U-Interface that this is a normal deactivation attempt. In this case, the MC145576 reactivates in the warm start mode. The MC145576 automatically clears this bit upon deactivation. - Superframe Update Disable (b1) This bit tells the Superframe Framer whether or not to update the maintenance bits M40–M47, M50, M51, and M60, which are being transmitted with the new bits that have been loaded in the control registers. In normal operation, this bit is always set to 0, allowing the transmitted bits to be updated at the transmit superframe boundary with the maintenance channel data in registers BR0 and BR2(b7–b4). The transceiver can be forced to send exactly three superframes of updated M4 channel data before it deactivates. In that sequence of operations, the Superframe Update Disable bit is first set to 1. The M4 maintenance bits are then written by the external microcontroller to the proper setting for deactivation. The Superframe Update Disable bit = 0 and the Deactivate Request bit in NR2(b2) = 1. This guarantees that the U-Interface sends exactly three superframes of updated M4 data before the activation state controller shuts everything down. Superframe Update Disable does not affect the transmitted EOC, FEBE, or CRC maintenance bits. Register Description Reference • Customer Enable (b0) — When this bit = 1, it permits the U-Interface to pass 2B+D data transparently. During the activation procedure, the Customer Enable bit normally = 0. Only after the U-Interface has reached full-duplex operation and the ACT bits of the M4 maintenance channel have been properly exchanged, should the Customer Enable bit be set to a 1. See BR9(b5–b4), M4 Control Bits, for another way to achieve 2B+D data transparency. **NOTE:** Though NR2 is not normally written to in GCI mode, if an application requires it, ensure that bits b3 and b2 are always written as 0 while the device is in GCI mode. ### 5.3.1.4 U-Interface NR3 | b3 | b2 | b1 | ь0 | |------|------|------|------| | IRQ3 | IRQ2 | IRQ1 | IRQ0 | | ro | ro | ro | ro | Figure 5-5. U-Interface NR3 Bit Definitions **Figure 5-5** names the bit fields in NR3. These fields are defined as follows: - IRQ3 (b3) This interrupt is set by a state change in NR1 and is cleared by reading NR1. If this bit is set by the D channel register interrupt, it is cleared once OR12 has been read, unless there has been a change in activation status. - IRQ2 (b2) This interrupt is dedicated to the EOC. Updating of the EOC buffer R6 by the Superframe Deframer sets this bit. The loading of the EOC buffer depends on its mode of operation. See BR9(b7-b6) for details about when the buffer is loaded. To clear the interrupt, it is necessary to read R6. IRQ2 is asserted at the end of the fourth and eighth basic frame of a superframe. - **IRQ1 (b1)** This interrupt is dedicated to the received M4 maintenance bits. This bit is set whenever the M4 buffer (BR1) is updated. Updating of the M4 buffer depends on its mode of operation. See BR9(b5–b4) for details of buffer updating. To clear the interrupt, it is necessary to read BR1. IRQ1 is asserted at the end of every superframe. - IRQ0 (b0) This interrupt is dedicated to the received M50, M51, and M60 bits from basic frames 1 and 2 buffered in BR3. Whenever these bits in BR3 are updated, this interrupt bit is set. The updating of BR3 is dependent on its mode of operation. See BR9(b3-b2) for details of when the buffer is updated. To clear the interrupt, it is necessary to read BR3. IRQ0 is asserted at the end of the fourth received basic frame of a superframe. | <i>b</i> 3 | b2 | b1 | b0 | |-------------|-------------|-------------|-------------| | IRQ3 Enable | IRQ2 Enable | IRQ1 Enable | IRQ0 Enable | | rw | rw | rw | rw | Figure 5-6. U-Interface NR4 Bit Definitions Figure 5-6 names the bit fields in NR4. These fields are defined as follows: - **IRQ3** Enable (b3) A 1 in this field enables IRQ3. A 0 disables the interrupt. - **IRQ2** Enable (b2) A 1 in this field enables IRQ2. A 0 disables the interrupt. - **IRQ1** Enable (b1) A 1 in this field enables IRQ1. A 0 disables the interrupt. - **IRQ0** Enable (b0) A 1 in this field enables IRQ0. A 0 disables the interrupt. ### 5.3.1.6 U-Interface NR5 | b3 | b2 | b1 | b0 | |----------|----------|----------|------------| | Reserved | Block B1 | Block B2 | Swap B1/B2 | | Neserveu | rw | rw | rw | Figure 5-7. U-Interface NR5 Bit Definitions **Figure 5-7** names the bit fields in NR5. These fields are defined as follows: - **Block B1 (b2)** When this bit is 1 and the IDL/GCI Invert (BR7(b4)) is 0, the B1 channel is forced to transmit 1s on the IDL/GCI interface. When IDL/GCI Invert (BR7(b4)) is 1, 0s are transmitted in the B1 timeslot. Data received on the B1 channel from the IDL/GCI interface is still transmitted normally through the U-Interface. The B1 designator on this bit always refers to the IDL/GCI interface. Therefore, even if bit Swap B1/B2 (NR5(b0)) is 1, data in the first B channel timeslot on the IDL/GCI interface is the data that is blocked. - **Block B2 (b1)** When this bit is 1 and the IDL/GCI Invert (BR7(b4)) is 0, the B1 channel is forced to transmit 1s on the IDL/GCI interface. When IDL/GCI Invert (BR7(b4)) is 1, 0s are transmitted in the B2 timeslot. Data received on the B2 channel from the IDL/GCI interface is still transmitted normally out of the U-Interface. The B2 designator on this bit always refers to the IDL/GCI interface. Therefore, even if bit Swap B1/B2 (NR5(b0)) is 1, data in the second B channel timeslot on the IDL/GCI interface is the data that is blocked. - **Swap B1/B2 (b0)** When this bit is 1, the IDL/GCI interface performs a swap of the B channels from the U-Interface to the IDL/GCI interface and from the IDL/GCI interface to the U-Interface. **NOTE:** Ensure that reserved bit b3 is 0 at all times to maintain future compatibility. #### 5.3.2 **U-Interface R6 Register** | b11 | b10 | <i>b</i> 9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | |--------|--------|------------|--------|--------|--------|--------|--------|--------|--------|--------|--------| | EOC a1 | EOC a2 | EOC a3 | EOC dm | EOC i1 | EOC i2 | EOC i3 | EOC i4 | EOC i5 | EOC i6 | EOC i7 | EOC i8 | | ro/wo Figure 5-8. U-Interface R6 Register Bit Definitions As shown in **Figure 5-8**, this register is 12 bits long to match the length of the EOC message. This register is double buffered for read and write operations. Refer to Figure **5-9** and **Figure 5-10** to see how the EOC bits in this register map to the superframe. Operation of R6 depends on the setting of the EOC control bits in BR9(b7-b6) and BR14(b6). - BR14(b6) = 0 (Default mode) R6 performs as a read-only/write-only register. Data read from R6 by the external microcontroller is the EOC message that the Superframe Deframer stores according to the EOC Control register (BR9(b7-b6)). Data written to R6 is stored in a latch contained in the Superframe Framer and is subsequently transmitted beginning on the next transmit EOC frame boundary. The Superframe Framer latches are set to 1s on hardware or software resets. The Superframe Update Disable register, NR2(b1), has no effect on this register. - **BR14(b6)** = 1 The Superframe Framer register that contains the transmit EOC message bits becomes a read/write register. Therefore, the data that is written to the Superframe Framer may be read back through R6. In this mode, the received EOC message is not available. | | Framing | 2B+D | | | Overhead E | Bits (M1–M6 | 6) | | |----------------|-----------|-----------|--------|--------|------------|-------------|-------|-------| | QUAT Positions | 1–9 | 10–117 | 118s | 118m | 119s | 119m | 120s | 120m | | Bit Positions | 1–18 | 19–234 | 235 | 236 | 237 | 238 | 239 | 240 | | Basic Frame # | Sync Word | 2B+D | M1 | M2 | М3 | M4 | M5 | M6 | | 1 | ISW | 12 x 2B+D | EOC a1 | EOC a2 | EOC a3 | ACT | 1 | 1 | | 2 | SW | 12 x 2B+D | EOC dm | EOC i1 | EOC i2 | DEA | 1 | FEBE | | 3 | SW | 12 x 2B+D | EOC i3 | EOC i4 | EOC i5 | SCO | CRC1 | CRC2 | | 4 | SW | 12 x 2B+D | EOC i6 | EOC i7 | EOC i8 | 1 | CRC3 | CRC4 | | 5 | SW | 12 x 2B+D | EOC a1 | EOC a2 | EOC a3 | 1 | CRC5 | CRC6 | | 6 | SW | 12 x 2B+D | EOC dm | EOC i1 | EOC i2 | 1 | CRC7 | CRC8 | | 7 | SW | 12 x 2B+D | EOC i3 | EOC i4 | EOC i5 | UOA | CRC9 | CRC10 | | 8 | SW | 12 x 2B+D | EOC i6 | EOC i7 | EOC i8 | AIB | CRC11 | CRC12 | ACT = start up bit (0 during start up) EOC = embedded operations channel AIR = Alarm Indication Bit (0 indicates interruption) address bit a = CRC = Cyclic Redundancy Check: covers 2B2+2D + M4 dm = data/message indicator (0 = data, 1 = message) DEA = turn off bit (0 indicates turn off) FEBE = Far-End Block Error SCO = 0 start on command only UOA = U-only-activation **Figure 5-9.** Register Bit Locations Within the Superframe LT $\rightarrow$ NT reserved bit for future standard | | Framing | 2B+D | | | Overhead E | Bits (M1–M6 | 5) | | |----------------|-----------|-----------|--------|--------|------------|-------------|-------|-------| | QUAT Positions | 1–9 | 10–117 | 118s | 118m | 119s | 119m | 120s | 120m | | Bit Positions | 1–18 | 19–234 | 235 | 236 | 237 | 238 | 239 | 240 | | Basic Frame # | Sync Word | 2B+D | M1 | M2 | М3 | M4 | M5 | M6 | | 1 | ISW | 12 x 2B+D | EOC a1 | EOC a2 | EOC a3 | ACT | 1 | 1 | | 2 | SW | 12 x 2B+D | EOC dm | EOC i1 | EOC i2 | PS1 | 1 | FEBE | | 3 | SW | 12 x 2B+D | EOC i3 | EOC i4 | EOC i5 | PS2 | CRC1 | CRC2 | | 4 | SW | 12 x 2B+D | EOC i6 | EOC i7 | EOC i8 | NTM | CRC3 | CRC4 | | 5 | SW | 12 x 2B+D | EOC a1 | EOC a2 | EOC a3 | CSO | CRC5 | CRC6 | | 6 | SW | 12 x 2B+D | EOC dm | EOC i1 | EOC i2 | 1 | CRC7 | CRC8 | | 7 | SW | 12 x 2B+D | EOC i3 | EOC i4 | EOC i5 | SAI | CRC9 | CRC10 | | 8 | SW | 12 x 2B+D | EOC i6 | EOC i7 | EOC i8 | NIB | CRC11 | CRC12 | ACT = start up bit (0 during start up) FEBE = Far-End Block Error CRC = cyclic redundancy check: covers 2B+D + M4 NTM = NT in Test Mode bit (set = 0 to indicate test mode) CSO = Cold Start Only (1 for cold start only) PS1, PS2 = power status bits, (set = 0 to indicate power problems) EOC = embedded operations channel SAI = S-activation indicator bit (optional, 1 for S/T activity) a = Address bit NIB = Network Indicator Bit dm = data/message indicator (0 = data, 1 = message) 1 = reserved bit for future standard **Figure 5-10.** Register Bit Locations Within the Superframe $NT \rightarrow LT$ Register Description Reference 5.3.3 U Byte Registers The U Byte Registers are a set of sixteen 8-bit registers used with the U Interface. **Table 5-11** lists the registers along with bit names and default settings after reset. | Reg. | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | Value<br>Re: | | |-------|--------------------------|-------------------------|-----------------------------|-------------------------------|-----------------------------|-----------------------|-------------------------------|--------------------------------|--------------|------| | Neg. | | 50 | 53 | 54 | 53 | JZ | <b>D</b> 1 | 50 | IDL/<br>SCP | GCI | | BR0 | M40 | M41 | M42 | M43 | M44 | M45 | M46 | M47 | \$FF | \$F7 | | BR1 | M40 | M41 | M42 | M43 | M44 | M45 | M46 | M47 | \$3F | \$FF | | BR2 | M50 | M60 | M51 | FEBE input | reserved | reserved | reserved | reserved | \$FF | \$FF | | BR3 | M50 | M60 | M51 | received<br>FEBE | computed<br>FEBE | verified ACT | verified DEA | superframe<br>detect | \$E0 | \$F0 | | BR4 | FEBE<br>counter 7 | FEBE<br>counter 6 | FEBE<br>counter 5 | FEBE<br>counter 4 | FEBE<br>counter 3 | FEBE<br>counter 2 | FEBE<br>counter 1 | FEBE<br>counter 0 | \$FF | \$FF | | BR5 | NEBE<br>counter 7 | NEBE<br>counter 6 | NEBE<br>counter 5 | NEBE<br>counter 4 | NEBE<br>counter 3 | NEBE<br>counter 2 | NEBE<br>counter 1 | NEBE<br>counter 0 | \$CD | \$3C | | BR6 | U-loop B1 | U-loop B2 | U-loop 2B+D | U-loop<br>transparent | IDL/GCI<br>Loop B1 | IDL/GCI<br>Loop B2 | IDL/GCI<br>Loop 2B+D | IDL/GCI loop<br>transp | \$00 | \$00 | | BR7 | reserved | GCI_PS1 pin | GCI_PS2 pin | IDL/GCI U<br>invert | IDL freerun<br>disable | reserved | reserved | IDL 8/10 | \$00 | \$00 | | BR8 | frame<br>steering | frame control<br>2 | frame control<br>1 | frame control<br>0 | CRC corrupt | match<br>scrambler | reserved | reserved | \$01 | \$01 | | | frame state 3 | frame state 2 | frame state 1 | frame state 0 | reserved | reserved | reserved | reserved | \$01 | \$01 | | BR9 | EOC control | EOC control<br>0 | M4 control 1 | M4 control 0 | M5/M6<br>control 1 | M5/M6<br>control 0 | FEBE/NEBE control | reserved | \$00 | \$00 | | BR10 | reserved | reserved | reserved | reserved | reserved | select Dump<br>access | select D<br>Channel<br>access | select<br>Overlay<br>registers | | | | BR11 | activation<br>control 6 | activation<br>control 5 | activation control 4 | activation control 3 | activation control 2 | activation control 1 | activation<br>control 0 | activation<br>timer dis | \$0C | \$0C | | Bitti | activation<br>state 6 | activation<br>state 5 | activation<br>state 4 | activation<br>state 3 | activation<br>state 2 | activation<br>state 1 | activation<br>state 0 | activation<br>timer exp | \$0C | \$0C | | BR12 | activation control steer | reserved | load<br>activation<br>state | step<br>activation<br>state | hold<br>activation<br>state | jump select | reserved | force linkup | \$00 | \$00 | | | EPI 18 | EPI 17 | EPI 16 | EPI 15 | EPI 14 | EPI 13 | EPI 12 | EPI 11 | \$00 | \$00 | | BR13 | enable MEC updates | accum EC<br>output | enable EC<br>updates | fast EC beta | accum DFE output | enable DFE<br>output | fast DFE/<br>ARC beta | clear all coefficients | \$00 | \$00 | | | EPI10 | EPI 9 | EPI 8 | EPI 7 | EPI 6 | EPI 5 | EPI 4 | EPI 3 | \$00 | \$00 | | jBR14 | reserved | ro/wo to r/w | reserved | Framer to<br>Deframer<br>loop | ± 1 tone | reserved | reserved | reserved | \$00 | \$00 | | BR15 | Mask 7 | Mask 6 | Mask 5 | Mask 4 | Mask 3 | Mask 2 | Mask 1 | Mask 0 | | | Figure 5-11. U-Interface Byte Register Map ### 5.3.3.1 U-Interface BR0 BR0 contains the M4 bits that are framed and sent by the Superframe Framer. Bits written to this register are sent out on the next transmit Superframe boundary if Superframe Update Disable (NR2(b1)) is cleared (0). This register is double buffered. All bits are set (1) following a hardware reset (RESET pulled low) or software reset (NR0(b3) is set). This register is replaced by OR0 when BR10(b0) = 1. | b7 | b6 | b5 | b4 | b3 | b2 | b1 | ь0 | |-----|-----|-----|-----|-----|-----|-----|-----| | M40 | M41 | M42 | M43 | M44 | M45 | M46 | M47 | | rw Figure 5-12. U-Interface BR0 Bit Definitions **Figure 5-12** names the bit fields in BR0. **Table 5-2** shows the definitions of the M4 bits as defined by ANSI T1.601-1992 for the Network to NT channel and the NT to Network channel. Table 5-2. M4 Bit Definitions | M4 Bits | Network to NT | NT to Network | |---------|------------------|------------------| | M40 | ACT | ACT | | M41 | DEA | PS1 | | M42 | SCO <sup>1</sup> | PS2 | | M43 | 12 | NTM | | M44 | 12 | CSO | | M45 | 12 | 12 | | M46 | [UOA] | [SAI] | | M47 | [AIB] | NIB <sup>1</sup> | **Notes: 1.** These bits are defined in Bellcore document TR-NWT000397, Issue 3. When set to 0, the LT indicates to the NT that the network deactivates the loop between calls. 2. These bits are presently reserved by ANSI T1.601-1988 and should be set to 1s. **NOTE:** BR0 should not be modified while the device is in GCI mode. See OR6(b4). Register Description Reference Register Description Reference ### 5.3.3.2 U-Interface BR1 By reading this register, the external microcontroller obtains a buffered copy of the M4 bits being parsed from the received superframe by the Superframe Deframer. The values in the register are valid when Superframe Sync (NR1(b1)) is set (1). See **Section 5.3.3.10** for a description of when the "read" information is updated and when to write to this register. This register is double buffered. The receive M4 channel byte can be read at any time during the superframe prior to the next update. It is recommended that the microcontroller read this register as soon as possible after an interrupt. Setting OR7(b) to 1 selects trinal checking on M4 ACT, DEA, UOA, and SAI bits. If trinal checking of all bits is desired, it must be done via software. This register is replaced by OR1 when BR10(b0) = 1. When OR7(b0) is set to 1, the M4 ACT, DEA, UOA, and SAI bits must be the same for the three superframes before they are updated in this register. **NOTE:** The value of BR14(b6) has no effect on the operation of this register. | b7 | b6 | b5 | b4 | b3 | b2 | b1 | ь0 | |-------|-------|-------|-------|-------|-------|-------|-------| | M40 | M41 | M42 | M43 | M44 | M45 | M46 | M47 | | ro/wo Figure 5-13. U-Interface BR1 Bit Definitions **Figure 5-13** names the bit fields in BR1. **Table 5-2** shows the definitions of the M4 bits as defined by ANSI T1.601-1992 for the Network to NT channel and the NT to Network channel. ### 5.3.3.3 U-Interface BR2 This register contains the reserved M5 and M6 bits that are sent by the Superframe Framer. The bits written to the register are sent out on the next transmit Superframe boundary if Superframer Update Disable (NR2(b1) is cleared (0). All bits are set (1) following a hardware reset ( $\overline{RESET}$ pulled low) or software reset (NR0(b3) is set). See **Section 5.3.3.10** for details concerning the use of the FEBE input (b4). Bits b7, b6, and b5 are double buffered. When BR10(b0) = 1, this register is replaced by OR2. | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | |-----------|-----------|-----------|------------------|----------|----------|----------|----------| | M50<br>rw | M60<br>rw | M51<br>rw | FEBE Input<br>rw | Reserved | Reserved | Reserved | Reserved | Figure 5-14. U-Interface BR2 Bit Definitions **Figure 5-14** names the bit fields in BR2. - **FEBE Input (b4)** The bit value is enabled and transmitted as FEBE if BR9(b1) = 1. - NOTE: ANSI T1.601-1992 presently reserves bits M50 (b7), M60 (b6), and - M51 (b5). Therefore, these bits should be set to 1s for ISDN applications. - **NOTE:** Reserved bits b0, b1, b2, and b3 should be set to 0 at all times to maintain future compatibility. ### 5.3.3.4 U-Interface BR3 BR3 contains the ANSI T1.601-1992 reserved M5 and M6 bits occurring in basic frames 1 and 2 of the superframe that are received by the Superframe Deframer and four other Superframe Deframer status bits. The M5 and M6 values in the register are valid when the Superframe Sync bit (NR1(b1)) = 1. M50, M51, and M60 are updated based on the mode defined by BR9(b3) and BR9(b2). Bits b7, b, and b5 are double buffered. They can be read at any time during the superframe prior to the next update. It is recommended that this register be read as soon as possible after an M5/M6 channel interrupt. Refer to **Section 5.3.3.10** for details concerning the operation of these three bits. When BR10(b0) = 1, this register is replaced by OR3. | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | |-------|-------|-------|------------------|------------------|-----------------|-----------------|----------------------| | M50 | M60 | M51 | Received<br>FEBE | Computed<br>FEBE | Verified<br>ACT | Verified<br>DEA | Superframe<br>Detect | | ro/wo | ro/wo | ro/wo | ro | ro | ro | ro | ro | Figure 5-15. U-Interface BR3 Bit Definitions Figure 5-15 names the bit fields in BR3. NOTE: ANSI T1.601-1992 presently reserves bits M50 (b7), M60 (b6), and M51 (b5). Therefore, these bits should be set to 1s for ISDN applications. The remaining bits are: - **Received FEBE (b4)** This is the state of the received FEBE bit in the last complete received superframe. It is updated at the end of each received superframe when Superframe Sync (NR1(b1)) and Linkup (NR1(b3)) are both 1s. - Computed NEBE (b3)—This is the state of the Cyclic Redundancy Check (CRC) from the last complete received superframe. It is updated at the end of each received superframe. This bit is 0 when a CRC error is detected. Also, when either Superframe Sync (NR1(b1)) or Linkup (NR1(b3)) is 0, this computed near-end block error (NEBE) bit is forced to 0. - Verified ACT (b2)—This is the dual-consecutively checked setting of the ACT bit in the received superframe. Dual-consecutive checking requires that the received bit be in the same state for two consecutive superframes. Whenever the U-Interface transceiver detects a transition from 0 to 1 on Superframe Sync, NR1(b1), Verified ACT = 0. It remains in its current state until both Superframe Sync (NR1(b1)) and Linkup (NR1(b3)) are 1s. Then, if the received ACT bit is 1 for two consecutive superframes, Verified ACT becomes a 1. After Verified ACT becomes a 1, it changes to 0 if the received ACT bit is received as a 0 for two consecutive superframes. This bit is updated at the end of the first frame of each superframe and is provided in this register for status only. See BR9(b5–b4) for more information regarding this bit. When OR7(b0) is set, the M4 ACT and DEA bits must be valid for three superframes before Verified ACT or Verified DEA are updated. Register Description Reference - Freescale Semiconductor, Inc. - **Verified DEA (b1)**—This is the dual-consecutively checked, inverted setting of the DEA bit, in the received superframe. Dual-consecutive checking requires that the received bit is in the same state for two consecutive superframes. Whenever the U-Interface transceiver detects a transition from 0 to 1 on Superframe Sync in NR1(b1), Verified DEA = 0. It remains in its current state until both Superframe Sync (NR1(b1)) and Linkup (NR1(b3)) are 1s. Then, if the received DEA bit is 0 for two consecutive superframes, Verified DEA = 1. After Verified DEA = 1, if the received DEA bit = 1 for two consecutive superframes, then Verified DEA = 0. This bit is updated at the end of the second basic frame of each superframe and is provided in this register for status only. See BR9(b5-b4) for more information regarding this bit. When OR7(b0) is set, the M4 DEA bit must be valid for three superframes before Verified DEA is updated. - Superframe Detect (b0) This is the unmodified output of the Superframe Deframer's detection circuit. It is primarily intended for diagnostic purposes. ### 5.3.3.5 U-Interface BR4 This register contains the current FEBE count. The counter is not cleared by a software or hardware reset. The register can be preset to any value by writing to it. If the FEBE bit is active in a superframe, the counter increments at the end of the received superframe. The counter does not increment unless Superframe Sync (NR1(b1)) and Linkup (NR1(b3)) are both 1s. If OR7(b1) is set, then the FEBE counter rolls over from \$FF to \$00. User software must account for the possibility that, if OR7(b1) is set, the counter value read from BR4 might be less than the previous value, indicating that the counter has rolled over. This register is replaced by Register OR4 when BR10(b0) = 1. When OR7(b1) is cleared (default after reset), BR4 counts to \$FF and does not roll over. | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | |-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------| | FEBE<br>Counter 7 | FEBE<br>Counter 6 | FEBE<br>Counter 5 | FEBE<br>Counter 4 | FEBE<br>Counter 3 | FEBE<br>Counter 2 | FEBE<br>Counter 1 | FEBE<br>Counter 0 | | rw Figure 5-16. U-Interface BR4 Bit Definitions Figure 5-16 names the bit fields in BR4. These bits are: • **FEBE Counter 7-FEBE Counter 0 (b7-b0)** — These bits constitute the FEBE Counter. ### 5.3.3.6 U-Interface BR5 This register contains the current NEBE count. A NEBE occurs whenever the received CRC message does not match the computed CRC or when Linkup (NR1(b3)) is 1 and Superframe Sync (NR1(b1)) is 0. The Superframe Framer maintains the superframe timing to increment the NEBE counter when Superframe Sync is 0. The counter is not cleared by a software or hardware reset. The register can be preset to any value by writing to it. When the Superframe Deframer detects a CRC error in the received superframe, the counter is incremented at the end of that superframe. When OR7(b1) is set, then the NEBE counter rolls over from \$FF to \$00. User software must account for the possibility that, if OR7(b1) is set, the counter value read from BR5 might be less than the previous value, indicating that the counter has rolled over. When BR10(b0) = 1, this register is replaced by Register OR5. When OR7(b1) is cleared (default after reset), BR5 counts to \$FF and does not roll over. | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | |-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------| | NEBE<br>Counter 7 | NEBE<br>Counter 6 | NEBE<br>Counter 5 | NEBE<br>Counter 4 | NEBE<br>Counter 3 | NEBE<br>Counter 2 | NEBE<br>Counter 1 | NEBE<br>Counter 0 | | rw Figure 5-17. U-Interface BR5 Bit Definitions **Figure 5-17** names the bit fields in BR5. These bits are: NEBE Counter 7-NEBE Counter 0 (b7-b0) — These bits constitute the NEBE Counter. Register Description Reference register Description reference ### 5.3.3.7 U-Interface BR6 This register contains the loopback controls. For normal (no loopback) operation, bits b7-b5 and b3-b1 of BR6 should be 0. BR6 is cleared by a software reset (NR0(b3) = 1), hardware reset (RESET is driven low), or when the Return to Normal bit (NR0(b0)) is set. When a bit is set to 1, the appropriate loopback is enabled. This register is replaced by Register OR6 when BR10(b0) = 1. Bits b7-b4 are not set when the MC145576 is operating in the automatic EOC mode. | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | |--------|--------|--------|-------------|----------|----------|-----------|--------------| | U-Loop | U-Loop | U-Loop | U-Loop | IDL/GCI- | IDL/GCI- | IDL/GCI- | IDL/GCI-Loop | | B1 | B2 | 2B+D | Transparent | Loop B1 | Loop B2 | Loop 2B+D | Transparent | | rw Figure 5-18. U-Interface BR6 Bit Definitions **Figure 5-18** names the bit fields in BR6. These bits are: - U-Loop B1 (b7) This bit selects a loopback on the B1 channel toward the U-Interface. - **U-Loop B2 (b6)**—This bit selects a loopback on the B2 channel toward the U-Interface. - **U-Loop 2B+D (b5)** This bit selects a loopback on the B1, B2, and D channels toward the U-Interface. - **U-Loop Transparent (b4)** This bit selects whether the loopback toward the U-Interface should be handled transparently or not. This transparency selection applies to all channels that are selected for loopback to the U-Interface. - **IDL/GCI-Loop B1 (b3)** This bit selects a loopback on the B1 channel toward the IDL/GCI interface. This bit operates in all IDL and GCI modes. - **IDL/GCI-Loop B2 (b2)** This bit selects a loopback on the B2 channel toward the IDL/GCI interface. This bit operates in all IDL and GCI modes. - IDL/GCI-Loop 2B+D (b1) This bit selects a loopback on the B1, B2, and D channels toward the IDL/GCI interface. When this bit = 1, the IDL/GCI-loop B1 and IDL/GCI-loop B2 bits are ignored. This bit operates in all IDL and GCI modes. - **IDL/GCI-Loop Transparent (b0)** This bit selects whether the loopback toward the IDL/GCI interface is handled transparently or not. This transparency selection applies to all channels that are selected for loopback to the IDL/GCI interface. **Figure 5-19** and **Figure 5-20** may be used to determine the combined effect of setting more than one loopback control in BR6, as well as the bits in NR5 and BR7. Only details for the B1 channel are shown, but a similar set of logic applies to both the B2 and D channels. DOUT and DIN refer to the two external pins on the device. There are two control signals shown in **Figure 5-20** that do not come from MC145576 registers. Link Active is an internal signal that is asserted when the ANSI T1.601-1992 defined activation sequence reaches SN3/SL3 and Customer Enable (NR2(b0)) is set, or Verified ACT (BR3(b2)) is set. Link Good is asserted whenever the ANSI T1.601-1992 defined activation sequence is completed successfully and the internally monitored receive error rate is adequate for passing data. Figure 5-19. IDL/GCI Interface Loopback Control Bits (U-Interface) BR6 Figure 5-20. IDL/GCI Interface Loopback Logic Diagram (U-Interface) Register Description Reference ### 5.3.3.8 U-Interface BR7 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | ь0 | |----------|---------|---------|-------------------------|-----------------------|----------|----------|----------| | reserved | GCI IN2 | GCI IN1 | IDL/GCI<br>Invert<br>rw | IDL Free<br>Run<br>rw | reserved | reserved | IDL 8/10 | Figure 5-21. U-Interface BR7 Bit Definitions **Figure 5-18** names the bit fields in BR6. The function of the bits depends on the selected IDL or GCI control mode. These bits are: - GCI IN2 (b6) This is a read-only bit. When read (provided the MC145576 is in full GCI mode), bit IN2 reflects the state of a GCI mode dedicated input pin. These pins may be used for any purpose in a GCI application. - GCI IN1 (b5) This is a read-only bit. When read (provided the MC145576 is in full GCI mode), bit IN1 reflects the state of a GCI mode dedicated input pin. These pins may be used for any purpose in a GCI application. - **IDL/GCI Invert (b4)** When set to 1, this bit forces the IDL/GCI interface to invert every bit just before it is transmitted on the DOUT pin and invert every bit received on DIN. - **IDL Free Run (b3)** When set to 0, this bit forces the DCL and FSC output to run continuously when in the IDL/GCI Master mode. When this bit is 1, the DCL and FSC stop when the U-Interface transceiver is deactivated. DCL and FSC start operating when Superframe Sync in NR1(b1) becomes 1 and halt when the U-Interface transceiver enters the ANSI T1.601 defined *Tear Down* state. - **IDL 8/10 (b0)** This bit reorders the sequence of 2B+D data presented in the IDL data transfer. The two possible transfer sequences are shown in **Figure 5-22** and **Figure 5-23**. A 1 selects the 8-bit mode and a 0 selects the 10-bit mode. In the 8-bit mode, the two B channels are provided sequentially, followed by the two D channel bits. In the 10-bit mode, one D channel bit follows each B channel byte. The ability to swap the B channels, (NR5(b0)), applies to both of these modes. For further information about the IDL interface, see **Section 5.4**. NOTE: If timeslot assignment mode is enabled via OR6(b7), OR6(b6), or OR6(b5), then the IDL 8/10 control bit is ignored and B channel and D channel data is placed according to OR0-OR5. If GCI electrical mode is selected by setting OR6(b3) to a 1, the IDL interface transfers only 2B+D data in the GCI timeslot locations as programmed in OR5(b2-b0). Figure 5-22. IDL Interface Timing in 8-Bit Master Mode Figure 5-23. IDL Interface Timing in 10-Bit Master Mode Register Description Reference regional Beachphan resistance ### 5.3.3.9 U-Interface BR8 | | b7 | b6 | b5 | b4 | <i>b</i> 3 | b2 | b1 | b0 | |----------------------------------|-------------------------|--------------------------|--------------------------|--------------------------|----------------------|--------------------------|----------|----------| | Frame<br>Steering<br>mode (b7=1) | Frame<br>Steering<br>wo | Frame<br>Control 2<br>wo | Frame<br>Control 1<br>wo | Frame<br>Control 0<br>wo | CRC<br>Corrupt<br>rw | Match<br>Scrambler<br>rw | reserved | reserved | | Frame State mode (b7=0) | Frame<br>State 3<br>ro | Frame<br>State 2<br>ro | Frame<br>State 1<br>ro | Frame<br>State 0<br>ro | reserved | reserved | reserved | reserved | Figure 5-24. U-Interface BR8 Bit Definitions **Figure 5-24** names the bit fields in BR8. The configuration of this register depends on the value of b7. If b7 = 1, the Frame Steering mode is selected and the bits are defined as follows: - Frame Steering (b7) When this bit is a 1, the Frame Control 2–0 bits take over control of the Superframe Framer's mode of operation. - Frame Control 2-Frame Control 0 (b6-b4) These bits set the mode of operation for the Superframe Framer when the Frame Steering bit is 1. **Table 5-3** shows the mode the Superframe Framer enters, based on the three Frame Control bits and the Frame Steering bit. **Table 5-3.** Superframe Frame Steering Modes of Operation | Frame<br>Steering | Frame Control 2:0 | | | Superframe Framer Mode of Operation | | | | |-------------------|-------------------|----|----|-----------------------------------------------------------------------------------------------|--------|--|--| | b7 | b6 | b5 | b4 | NT | LT | | | | 1 | 0 | 0 | 0 | SN0 | SL0 | | | | 1 | 0 | 0 | 1 | Six frames of<br>10 KHz tone followed<br>by SN1 | SL1 | | | | 1 | 0 | 1 | 0 | SN2 | SL2 | | | | 1 | 0 | 1 | 1 | SN3 SL3 | | | | | 1 | 1 | 0 | 0 | 10 KH | z tone | | | | 1 | 1 | 0 | 1 | 40 KH | z tone | | | | 1 | 1 | 1 | 0 | Generates a single quat every basic frame which alternates over all four of the 2B1Q symbols. | | | | | 1 | 1 | 1 | 1 | Superframe Framer free runs the scrambler with no synchronization words. | | | | Register Description Reference - **CRC Corrupt (b3)** When set to 1, this bit forces the transmitted CRC to be inverted. It is used for EOC maintenance procedures and to force an outgoing corrupt CRC in digital loop carrier systems. As the transmit framer transmits the CRC and this bit is set, the transmitted CRC is inverted. This bit can be cleared or setat any time during transmission of a superframe. When OR7(b2) = 1, the operation of this bit is modified so that the outgoing CRC is only corrupted on the current superframe. - Match Scrambler (b2) When set to 1, this bit forces the descrambler and scrambler polynomials to match. This is used for external analog loopback and framer-to-deframer loopback. If b7=0, the Superframe Framer output is determined by the state of the Automatic Activation Controller, the .Frame State mode is selected and the bits are defined as follows: • Frame State 3-Frame State 0 (b7-b4) — These bits provide the external microcontroller with the current state of the U-Interface transceiver's Superframe Framer, regardless of whether the Superframe Framer is being controlled by the external microcontroller or internally by the Automatic Activation Controller. The meaning of Frame State 2:0 maps directly onto the meaning of Frame Control 2:0. Frame State 3 is 0 at all times, except during TN of an NT activation sequence. State transitions are always made on frame or superframe boundaries. Register Description Reference register Description reference ### 5.3.3.10 U-Interface BR9 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | |------------------|------------------|-----------------|-----------------|--------------------|--------------------|----------------------|----------| | EOC<br>Control 1 | EOC<br>Control 0 | M4<br>Control 1 | M4<br>Control 0 | M5/M6<br>Control 1 | M5/M6<br>Control 0 | FEBE/NEBE<br>Control | Reserved | | rw | Figure 5-25. U-Interface BR9 Bit Definitions Figure 5-25 names the bit fields in BR9. The bits are defined as follows: • EOC Control 1–0 (b7–b6) — These bits control the EOC handling capability of the U-Interface transceiver. Table 4-9 gives a brief description of each mode selected by the EOC Control bits. The EOC Trinal-Check mode (b7,b6 = 1,0) and the Automatic EOC Processor mode (b7,b6 = 0, 0/1) are described in **Table 5-4**. The default mode setting is 0,0; thereby selecting the Automatic EOC Processor. Regardless of the operating mode, every time R6 is loaded by the deframer, IRQ2 (NR3(b2)) = 1. Use the update on every frame mode (b7,b6 = 1,1) for digital loop carrier or proprietary applications. Table 5-4. EOC Control Modes | EOC Control 1–0 | | Function | | | | | |-----------------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | b7 | b6 | Function | | | | | | 1 | 1 | Update EOC register (R6) on every EOC frame (twice during each superframe). Recommended for Digital Loop Carrier applications. | | | | | | 1 | 0 | Update EOC register (R6) after passing a trinal- check. The EOC Trinal-Check operation checks for three identical consecutive EOC messages being received before loading the EOC message into R6. R6 is always updated with the received message when the third identical consecutive message is received. When operating as an NT in Trinal-Check mode, received EOC messages are automatically transmitted back by the Superframe Framer if the address is either the NT1 or broadcast address. This continues until three valid consecutive identical messages have been received. If the EOC address in the received EOC message is not 0 or 7, the Hold message is substituted and automatically transmitted back to the LT. Once three valid consecutive identical messages have been received, the deframer updates R6. Once R6 has been updated with the received message, the Superframe Framer's R6 (written to by a SCP interface operation) is transmitted. It is up to the microcontroller firmware to handle the EOC message and place a response into R6 before the U-chip sends the next EOC frame out to the LT (see Figure 5-20). R6 is repeated throughout all subsequent EOC frames until it is altered by another CPI interface write to it, or the received EOC message changes. | | | | | ## Table 5-4. EOC Control Modes (Continued) | EOC Co | ntrol 1–0 | Function | | | | | |--------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | b7 | b6 | Function | | | | | | 0 | 0 or 1 | Update EOC register (R6) after passing a trinal-check and also invoke Automatic EOC Processor to operate. An Automatic EOC Processor is provided. This processor operates the EOC in accordance with ANSI T1.601-1992. The processor recognizes EOC messages addressed to either the NT1 or the broadcast address. The processor decodes the messages in Table 4-10 and then takes the action indicated. If a properly addressed message is received that is not listed in the table, the "Unable to Comply" message is transmitted in response. If an improperly addressed message is received, the "Hold State" message is transmitted with the NT1 address. Whenever operating in this mode, the EOC Trinal-Check operation continues to function and R6 is loaded with the EOC message that the Automatic EOC Processor decodes. Note that because the Automatic EOC Processor is an NT mode only function, selecting mode 0,0 in the LT mode is equivalent to mode 1,0. Regardless of EOC mode, R6 is not altered while Superframe Detect (BR3(b0)) is a 0. When the automatic EOC mode is enabled, bits in BR6 are not set when loopback messages are received. | | | | | Table 5-5. Automatic EOC Processor Functions | EOC Message | Automatic EOC Processor Response | |-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | Operate 2B+D Loopback | Invokes a loopback to the U-Interface at the IDL interface of the B1, B2, and D channels. Transparency is determined by setting BR6(b4), U-loop transparent | | Operate B1 Channel Loopback | Invokes a loopback to the U-Interface at the IDL interface of the B1 channel. The loopback is transparent | | Operate B2 Channel Loopback | Invokes a loopback to the U-Interface at the IDL interface of the B2 channel. The loopback is transparent | | Request Corrupted CRC | Equivalent to setting BR8(b3) to a 1 | | Notify of Corrupted CRC | None | | Return to Normal | Resets all of the previously invoked EOC functions | | Hold State | Maintains previously invoked EOC functions | M4 Control 1-0 (b5, b4) — These bits control the M4 handling capability of the U-Interface transceiver. The default mode setting is b5, b4 = 0,0. In all of the modes, BR1 is not loaded and an IRQ1 (NR3(b1)) is not be issued unless both Linkup (NR1(b3)) and Superframe Sync (NR1(b1)) are 1s. When OR7(b0) = 1; UOA, ACT, SAI, and DEA bits in the M4 channel are trinal-checked. See Table 5-6. Table 5-6. M4 Control Modes | OR7 | BR9 M4 C | Control 1:0 | Description | | | |-----|----------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | OK7 | b5 | b4 | Description | | | | 0 | 0 0 0 | | M4 Dual Consecutive mode. In addition, the Verified ACT (BR3(b2)) and Verified DEA (BR3(b1)) operations are enabled in this mode only. | | | | | 0 | 1 | M4 Dual Consecutive mode. | | | | | 1 | 0 | Delta mode. | | | | | 1 | 1 | Every mode. | | | | 1 | 0/1 | 0/1 | M4 channel bits M40 (ACT), M41 (DEA), and M46 (UOA, SAI) are trinal-checked. Remaining bits operate per BR9(b5,b4) settings. Verified ACT and Verified DEA available on trinal-checked ACT, DEA bits when b5-b4 = 0,0. | | | — *M4 Dual Consecutive Modes* (*b5*, *b4* = 0,0 or 0,1) — The M4 Dual Consecutive modes perform a simple algorithm on the received M4 bits, and only interrupt the external microcontroller when an M4 bit has changed state and has remained in the new state for two consecutive superframes. The M4 bit values read from BR1 in this mode are only the most recent values that have been the same for two consecutive superframes. Referring to **Table 5-7**, suppose, for example, that for several superframes the M4 bits have been all 0s, as shown in the column labeled *Received M4 Byte*. If the external microcontroller read BR1, it would read all 0s as shown in the column labeled *BR1 Contents*. Now, notice in the subsequent superframes 2 and 3 that the received M4 bits that do not hold their state for at least two consecutive superframes, do not cause an interrupt, and do not show up in BR1. At start-up, there is no history of what has been received in the M4 bits. Therefore, the technique for the initial setting for BR1 is as follows: a hardware or software reset sets BR1 to all 0s. However, at the user's discretion, while either Linkup (NR1(b3)) or Superframe Sync (NR1(b1)) is 0, the user may write to BR1 and set the initial value. In this way, the external microcontroller may assume a current state for the M4 bits, and then wait for an IRQ1 to inform it of a change in state. Also, any time that Superframe Sync is lost and then regained, the initial programmed value is reloaded into BR1. The default M4 Dual Consecutive mode (b5, b4 = 0,0) has the additional feature of performing automatic detection of the ACT and DEA bits. Verified ACT (BR3(b2)) and Verified DEA ((BR3(b1)) are dual consecutive checked values of M40 and M41. Verified ACT is valid for both NT and LT modes. Verified DEA operates in the NT mode only. Whenever there is a 0 to 1 transition on Superframe Sync (NR1(b1)), Verified ACT and Verified DEA are reset. If M40 is received as 1 for two consecutive superframes, Verified ACT = 1. Similarly, if M40 is received as 0 for two consecutive superframes, Verified ACT = 0. When this mode is selected, the logical OR of Verified ACT and the Customer Enable bit in NR2(b0) permits customer data transparency without any action taken by the external microcontroller. In NT mode, if M41 is received for two consecutive superframes as 0, Verified DEA = 1. Similarly, if M41 is received as 1 for two consecutive superframes, Verified DEA returns to 0. When this mode is selected, the logical OR of Verified DEA and the Deactivate Request bit in NR2(b2) allows the U-Interface transceiver to respond to the far-end transceiver's intention to deactivate without requiring any interaction by the external microcontroller. Note that the state of Verified ACT and Verified DEA may be monitored by the external microcontroller through BR3(b2-b1). **Table 5-7.** M4 Dual Consecutive Modes Example | Superframe | Superframe Received M4 Byte | | Action | | |------------|-----------------------------|-----------|-------------|--| | 1 | 0000 0000 | 0000 0000 | _ | | | 2 | 1000 0001 | 0000 0000 | _ | | | 3 | 0001 0001 | 0000 0001 | IRQ1 is set | | - M4 Delta Mode (b5, b4 = 1,0) The Delta mode compares the M4 data from the previous superframe against the current received superframe M4 data. If there is a difference in at least one bit, BR1 is updated and an IRQ1 interrupt is issued. Note that in this mode, BR1 always contains a copy of the latest received M4 byte from the previous superframe. - M4 Every Mode (b5, b4 = 1,1) The Every mode stores each received superframe of M4 data in BR1 and issues an interrupt at the end of every received superframe. **NOTE:** Regardless of the mode of operation, BR1 is not altered while Superframe Sync (NR1(b1)) is 0. M4 Trinal-Check Mode — The M4 ACT, DEA, SAI, and UOA bits can be configured for trinal-check operation by setting OR7(b0) to a 1. See Section 4.5.8 for more detail. Register Description Reference . • M5/M6 Control 1–0 (b3, b2) — These bits control the M5/M6 handling capability of the U-Interface transceiver. The default mode setting is b3, b2 = 0,0, which selects the Dual Consecutive mode. These controls are identical in operation to the M4 mode control functions, except that they apply to M50, M51, and M60. Refer to the M4 Control mode paragraphs above for a description of the M5/M6 Control modes. The M5/M6 interrupt, IRQ0 (NR3(b0)), occurs in the middle of the superframe when basic frame 4 has been completely received. Table 5-8. M5/M6 Control Modes | M5/M6 Control 1:0 | | Description | | |-------------------|-----|------------------------------|--| | b3 | b2 | Description | | | 0 | 0/1 | M5/M6 Dual Consecutive mode. | | | 1 | 0 | Delta mode. | | | 1 | 1 | Every mode. | | • **FEBE/NEBE Control** – This bit controls how the transmitted FEBE is computed. If this bit is 0, the transmitted FEBE is set active if either the Computed NEBE (BR3(b3)) is active or the FEBE input (BR2(b4)) is set active. If this control bit = 1, the transmitted FEBE = whatever is set in the FEBE input (BR2(b4)). **NOTE:** For FEBE and NEBE, *active* means set to 0. | b7 | b6 | b5 | b4 | <i>b</i> 3 | b2 | b1 | ь0 | |----------|----------|----------|----------|------------|-----------------------|----------------------|-------------------| | Reserved | Reserved | Reserved | Reserved | Reserved | Select Dump<br>Access | Select DCH<br>Access | Select<br>Overlay | | | | | | | rw | rw | rw | Figure 5-26. U-Interface BR10 Bit Definitions Figure 5-26 names the bit fields in BR10. The bits are defined as follows: - **Select Dump Access (b2)** This bit hides the normal byte register BR13, and the register becomes a byte-wide access port, OR13, to the dump/restore mechanism of the U-Interface. Two more bits in the overlay registers control the operating mode of the dump/restore mechanism. See **Section 5.3.4.9**. This bit is reset by both hardware and software resets. - Select DCH Access (b1) This bit hides the normal byte register, BR12, and the register becomes an 8-bit read-only/write-only register, OR12, and provides access to the D channel. When this bit is asserted, D channel input data present on the pin interfaces is ignored and DOUT is high impedance. Instead, the D channel is sourced strictly from this register. D channel data received from the U-Interface maintains correct byte alignment relative to the U-Interface basic frame boundary on the pin interfaces, and is readable through OR12, eight bits at a time. IRQ3 is used to indicate when every new eight bits of data are received, in addition to indicating a change in receive status. A special code (1111) is loaded in Nibble register NR1, to indicate that the source of the interrupt is the D channel access register. Both transmit and receive of the D channel data is aligned respective to the transmit and receive superframes. When selected, the D channel access register has the highest priority over other possible routes (e.g., the IDL/GCI interface and the D channel port), for the D channel data. This bit is reset by both hardware and software resets. Software should read and write this register at the time the D channel interrupt occurs. Enabling OR12 access, enables the D channel interrupt onto IRQ3. The interrupt must still be enabled via IRQ3 Enable in NR4 for the IRQ pin to become active. Upon receipt of the interrupt, the external controller must read the interrupt status in NR3 to determine that it is an IRQ3. The controller must then read NR1, where it would find the code 1111, indicating the actual source is a D channel interrupt. **NOTE:** If DCH Access mode is used in conjunction with timeslot assignment, the D channel timeslot must not be timeslot 0 in order to maintain synchronization with the transmit superframe. • **Select Overlay (b0)** — This bit hides the normal byte registers BR0–BR9, and the registers become the overlay registers OR0–OR9. In general, the overlay registers contain device information that needs to be set only once following reset, such as the timeslot information or during some test mode. This bit is reset by both hardware and software resets. Register Description Reference register Description reference ### 5.3.3.12 U-Interface BR11 | | b7 | b6 | b5 | b4 | <i>b</i> 3 | b2 | b1 | b0 | |-------------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|--------------------------------| | Control mode<br>(BR12(b7)= 0) | Activation<br>Control 6 | Activation<br>Control 5 | Activation<br>Control 4 | Activation<br>Control 3 | Activation<br>Control 2 | Activation<br>Control 1 | Activation<br>Control 0 | Activation<br>Timer<br>Disable | | | wo | Interpolate<br>mode<br>(BR12(b7)=1) | Activation<br>State 6 | Activation<br>State 5 | Activation<br>State 4 | Activation<br>State 3 | Activation<br>State 2 | Activation<br>State 1 | Activation<br>State 0 | Activation<br>Timer<br>Expire | | (BK12(D1)=1) | ro Figure 5-27. U-Interface BR11 Bit Definitions **Figure 5-27** names the bit fields in BR11. The function of this register depends on the values set in BR12. When the Activation Control Steer bit (BR12(b7)) = 0, the BR11 bits are defined as follows: - Activation Control 6-0 (b7-b1) These write-only bits allow the external microcontroller to set a new activation state for the U-Interface transceiver to execute. The transition to this state is controlled by BR12. Use of this register is not required for normal operation. - Activation Timer Disable (b0) When this write-only bit is 0, the activation timer operates normally. During activation, the timer runs for approximately 15 seconds, and then the Activation Timer Expire bit becomes 1, and the activation state machine reacts to the time-out. When this bit = 1, the activation timer is disabled and the Activation Timer Expire always reads back as 0. When the Activation Control Steer bit (BR12(b7)) = 1, the BR11 bits are defined as follows: - Activation State 6-0 (b7-b1) These read-only bits contain the current state of the internal activation controller. Activation State 6, BR11(b7) indicates cold start mode when it is 0 and indicates warm start mode when it is 1. - Activation Timer Expire (b0) This bit shows the status of the activation timer. A 1 indicates that the activation timer has expired. ## 5.3.3.13 U-Interface BR12 | | b7 | b6 | b5 | b4 | <i>b</i> 3 | b2 | b1 | b0 | |------------|--------------------------------|----------|-----------------------------|-----------------------------|-----------------------------|--------------------|----------|-----------------| | Write-only | Activation<br>Control<br>Steer | reserved | Load<br>Activation<br>State | Step<br>Activation<br>State | Hold<br>Activation<br>State | Big Jump<br>Select | reserved | Force<br>Linkup | | | wo | | wo | wo | wo | wo | | wo | | Read-only | EPI 18 | EPI 17 | EPI 16 | EPI 15 | EPI 14 | EPI 13 | EPI 12 | EPI 11 | | Reau-only | ro Figure 5-28. U-Interface BR12 Bit Definitions Figure 5-28 names the bit fields in BR12. For a write to this register, the bits are defined as follows: - **Activation Control Steer (b7)** When this bit is 0, the internal MC145576 CPU has total control of its peripherals, and has them perform a normal activation procedure. However, when this bit = 1, the internal CPU and its peripherals are directed to use the control information provided in BR13, BR15A(b7), and BR15A(b6). - **Load Activation State (b5)** When this bit = 1, Activation Control 6–0 is loaded into the activation controller as the new state. The load is performed at a time that does not adversely affect the operation of the CPU, and takes place within 1 baud of setting this bit to 1. To load an activation state, this bit must initially be 0. The desired state is then loaded into BR11 and this bit is set to 1. Loading overrides the setting of the Hold Activation State bit (b3). - **Step Activation State (b4)** When this bit = 1, the activation controller advances to its next state based on its current inputs. The step is performed at a time that does not adversely affect the operation of the CPU. This bit must be returned to 0 following the step, to prepare for subsequent steps. Stepping overrides the Hold Activation State bit (b3). The step does not occur unless the CPU has determined that a condition for continuing to the next activation state is satisfied. - **Hold Activation State (b3)** When this bit = 1, the activation controller remains in the current state until either a Load Activation State (b5) or a Step Activation State (b4) is performed. - Big Jump Select (b2) When this bit = 1, timing phase jumps are made in four-unit increments. When this bit = 0, timing phase jumps are in one-unit increments. NOTE: Ensure that reserved bit b1 is always 0 to maintain future compatibility. **Force Linkup (b0)** – When this bit = 1, the internal status is forced to be that of fullduplex operation, but the CPU is still operating according to the activation state as read in BR11. However, loopbacks and maintenance operations may be performed at the Superframe Framer/Deframer level with full data transparency. This register also constitutes part of the read-only EPI register as follows: **EPI 18–11 (b7–b0)** – These are the most significant bits of the CPU EPI register. The EPI register in the CPU takes on different meanings, depending on the current activation state. This EPI register is updated once per frame. The EPI bits 10-3 are in BR13. The EPI bits 2–0 are not available to the external microcontroller. Register Description Reference Register Description Reference #### 5.3.3.14 U-Interface BR13 | | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | |----------------|--------------------------|-------------------------|----------------------|-----------------|--------------------------|-----------------------|-----------------------|---------------------------| | Write-<br>only | Enable<br>MEC<br>Updates | Accumulate<br>EC Output | Enable EC<br>Updates | Fast EC<br>Beta | Accumulate<br>DFE Output | Enable DFE<br>Updates | Fast DFE/<br>ARC Beta | Clear All<br>Coefficients | | | wo | Read- | EPI 10 | EPI 9 | EPI 8 | EPI 7 | EPI 6 | EPI 5 | EPI 4 | EPI 3 | | only | ro Figure 5-29. U-Interface BR13 Bit Definitions **Figure 5-29** names the bit fields in BR13. For a write to the register, the bits are defined as follows: - **Enable MEC Updates (b7)** When set to 0, this bit freezes the current coefficients of the Memory Echo Canceller (MEC). - Accumulate EC Output (b6) When this bit = 1, the results of all three echo cancellers (MEC, Transversal Echo Canceller (TEC), and Infinite Impulse Response Echo Canceller (IIREC)) are included in the process of recovering the received symbol. - **Enable EC Updates (b5)** When set to 0, this bit freezes the current coefficients of the TEC and IIREC echo cancellers. - **Fast EC Beta (b4)** This bit controls the echo canceller beta constant. A 1 instructs the echo canceller to adapt at its fastest rate. - Accumulate DFE Output (b3) When 0, this bit forces the output from the Decision Feedback Equalizer (DFE) convolution to 0 and the symbol storage elements of the DFE alternate ± 1. When this bit is 1, the DFE convolution is included in the process of recovering the received symbol. - Enable DFE Updates (b2) When set to 0, this bit freezes the DFE coefficients and the Adaptive Reference Control (ARC) tap. - Fast DFE/ARC Beta (b1) This bit controls the betas for the DFE and ARC. When set to 1, the DFE and ARC adapt at their highest rate. - Clear All Coefficients (b0) When set to 1, the coefficients in the DFE, ARC, TEC, and MEC are cleared and the elastic buffer is reset. The timing offset between the receive and transmit clocks is not altered by setting this bit. This register also constitutes part of the read-only EPI register as follows: • **EPI 10–3 (b7–b0)** — These are the least significant bits of the EPI register within the CPU. The EPI register in the CPU takes on different meanings, depending on the current activation state. This EPI register is updated once per frame. The EPI bits 18–11 are in BR12. EPI bits 2–0 are not available to the external microcontroller. ## 5.3.3.15 U-Interface BR14 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | ь0 | |----------|-----------------|----------|--------------------------------|-----------|----------|----------|----------| | reserved | RO/WO to<br>R/W | reserved | Framer-to-<br>Deframer<br>Loop | ± 1 Tones | reserved | reserved | reserved | | | rw | | rw | rw | | | | Figure 5-30. U-Interface BR14 Bit Definitions **Figure 5-30** names the bit fields in BR14. The bits are defined as follows: - **RO/WO to R/W (b6)** When this bit = 1, all of the write-only registers, become read/write registers for diagnostic purposes. A normally read-only bit is not available when this b6 = 1. - Framer-to-Deframer Loopback (b4) This bit enables the Superframe Framer to Superframe Deframer Loopback mode when it is 1. The transmit drivers are off in this mode. - ±1 Tones (b3) When this bit = 1, the Superframe Framer generates its tones (10 KHz and 40 KHz) using ±1 quats instead of the default of ±3 quats. **NOTE:** Ensure that reserved bits b7, b5, b2, b1, and b0 are always 0. #### 5.3.3.16 U-Interface BR15 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | |--------|--------|--------|--------|--------|--------|--------|--------| | Mask 7 | Mask 6 | Mask 5 | Mask 4 | Mask 3 | Mask 2 | Mask 1 | Mask 0 | | ro Figure 5-31. U-Interface BR15 Bit Definitions **Figure 5-31** names the bit fields in BR15. These bits are: Mask 7-Mask 0 (b7-b0) — These bits represent the revision number of the MC145576 transceiver manufacturing mask set. #### **U Overlay Registers 5.3.4** The overlap map is enabled by setting any of the bits BR10(b2-b0). Setting the bits replaces BR0-BR9, BR12, and/or BR13 with the the specified overlay registers. Clearing the bits in BR10(b2-b0) restores the Byte Registers. | Reg. | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | | |------|---------------------------------------------------------------------------------|------------------------------------|--------------------|-------------------|----------------|----------|----------|-------------------|--|--|--| | OR0 | | | DOUT B | 1 Channel Ti | imeslots Bits | (7–0) | | • | | | | | OR1 | | | DOUT B | 2 Channel Ti | meslots Bits | (7–0) | | | | | | | OR2 | | | DOUT D | Channel Til | meslots Bits ( | 7–0) | | | | | | | OR3 | | | DIN B1 | Channel Tin | neslots Bits ( | 7–0) | | | | | | | OR4 | | | DIN B2 | Channel Tin | neslots Bits ( | 7–0) | | | | | | | OR5 | | | DIN D | Channel Tim | eslots Bits (7 | '–0) | | | | | | | OR6 | TSA B1 EN | TSA B2 EN | TSA DEN | GCI Use<br>M4 BR0 | reserved | reserved | reserved | reserved | | | | | OR7 | reserved reserved reserved reserved reserved reserved CRC Mode Corrupt Relation | | | | | | | M4 Trinal<br>Mode | | | | | OR8 | D/R Mode1 | D/R Mode 0 | reserved | reserved | reserved | reserved | reserved | reserved | | | | | OR9 | reserved | Open<br>Feedback<br>Switches | Analog<br>Loopback | reserved | reserved | reserved | reserved | reserved | | | | | | | | D Cha | innel Access | Select Over | lay | | | | | | | OR12 | | | DC | hannel Trans | mit Bits (7–0 | ) | | | | | | | ORTZ | | D Channel Receive Bits (7–0) | | | | | | | | | | | | | Dump/Restore Access Select Overlay | | | | | | | | | | | OR13 | | | Dump | Register Wr | te Access (7- | -0) | | | | | | | OKIS | | | Dump | Register Rea | ad Access (7- | -0) | | | | | | Figure 5-32. U-Interface Overlay Register Map Figure 5-32 shows the U-Interface registers that overlay the standard byte registers. The address for the overlay registers is the same as the address for the standard byte register set. The overlay registers are substituted for the standard registers when at least one of BR10(b2, b1, or b0) = 1. Figure 5-33. DIN and DOUT Internal Routing in Timeslot Assigner Mode Figure 5-34. U-Interface OR0 Bit Definitions **Figure 5-34** names the bit fields in OR0. These bits are: • **DOUT B1 Channel Timeslot Bits (b7-b0)** — This register allows the B1 channel timeslot output from the Dout output of the U-Interface to be allocated one of 256 start points, corresponding to each 2-bit boundary defined by the DCL clock. The default value for OR0 is \$00. #### 5.3.4.2 U-Interface OR1 Figure 5-35. U-Interface OR1 Bit Definitions Figure 5-35 names the bit fields in OR0. These bits are: • DOUT B2 Channel Timeslot Bits (b7-b0) — This register allows the B2 channel timeslot output from the Dout output of the U-Interface to be allocated one of 256 start points, corresponding to each 2-bit boundary defined by the DCL clock. The default value for OR1 is \$00. ## 5.3.4.3 U-Interface OR2 Figure 5-36. U-Interface OR2 Bit Definitions **Figure 5-36** names the bit fields in OR2. These bits are: • **DOUT D Channel Timeslot Bits (b7-b0)** — This register allows the D channel timeslot output from the Dout output of the U-Interface to be allocated one of 256 start points, corresponding to each 2-bit boundary defined by the DCL clock. The default value for OR2 is \$00. **NOTE:** To validate the signal sent by pin UDCLK (pin 9), the D channel timeslot programmed in OR2 should be different from the B1 and B2 channels timeslot programmed in OR0 and OR1 even if B1 or B2 timeslots are not enabled. ## 5.3.4.4 U-Interface OR3 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | |----|----|-----|----------------|------------------|-------------|----|----| | | | DII | N B1 Channel 7 | Timeslot Bits (7 | <i>'–0)</i> | | | | | | | | | | | rw | Figure 5-37. U-Interface OR3 Bit Definitions **Figure 5-37** names the bit fields in OR3. These bits are: • **DIN B1 Channel Timeslot Bits (b7-b0)** — This register allows the B1 channel timeslot input from the Din input of the U-Interface to be allocated one of 256 start points, corresponding to each 2-bit boundary defined by the DCL clock. The default value for OR3 is \$00. #### 5.3.4.5 U-Interface OR4 Figure 5-38. U-Interface OR4 Bit Definitions Figure 5-38 names the bit fields in OR4. These bits are: • **DIN B2 Channel Timeslot Bits (b7-b0)** — This register allows the B2 channel timeslot input from the Din input of the U-Interface to be allocated one of 256 start points, corresponding to each 2-bit boundary defined by the DCL clock. The default value for OR4 is \$00. ## 5.3.4.6 U-Interface OR5 Figure 5-39. U-Interface OR5 Bit Definitions **Figure 5-39** names the bit fields in OR3. These bits are: • **DIN B1 Channel Timeslot Bits (b7-b0)** — This register allows the D channel timeslot input from the Din input of the U-Interface to be allocated one of 256 start points, corresponding to each 2-bit boundary defined by the DCL clock. The default value for OR5 is \$00. ## 5.3.4.7 U-Interface OR6 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | |------------------------|------------------------|-----------------------|----------------------|----------|----------|----------|----------| | TSA B1<br>Enable<br>rw | TSA B2<br>Enable<br>rw | TSA D<br>Enable<br>rw | GCI Select<br>M4-BR0 | reserved | reserved | reserved | reserved | Figure 5-40. U-Interface OR6 Bit Definitions **Figure 5-40** names the bit fields in OR6. These bits are: - TSA B1 Enable (b7) This bit is used to enable the B1 channel in IDL Timeslot mode. The B1 timeslot is defined through Overlay registers OR0 and OR3. Whenever any channel (B1, B2, or D) is enabled for Timeslot mode, all channels enter Timeslot mode. If in Timeslot mode and TSA B1 Enable is 0, then the B1 channel is not present on the pin DOUT, and the B1 channel transmit on the U-Interface is actively driven high. - TSA B2 Enable (b6) This bit is used to enable the B2 channel in IDL Timeslot mode. The B2 timeslot is defined through Overlay registers OR1 and OR4. Whenever any channel (B1, B2, or D) is enabled for Timeslot mode, all channels enter Timeslot mode. If in Timeslot mode and TSA B2 Enable is 0, then the B2 channel is not present on the pin DOUT, and the B1 channel transmit on the U-Interface is actively driven high. - TSA D Enable (b5) This bit is used to enable the D channel in IDL Timeslot mode. The D timeslot is defined through Overlay registers OR2 and OR5. Whenever any channel (B1, B2, or D) is enabled for Timeslot mode, all channels enter Timeslot mode. If in Timeslot mode and TSA D Enable is a 0, then the D channel is not present on the pin DOUT, and the D channel transmit on the U-Interface is actively driven high. **NOTE:** Setting b7, b6, or b5 puts the MC145576 in Timeslot Assigner mode. In Timeslot Assigner mode, the IDL 8/10 mode bit in BR7(b0) is ignored and data is placed according to values programmed in OR0–OR5. • GCI Select M4-BR0 (b4) — This bit is useful only in conjunction with full GCI mode. In that mode, when this bit = 0, the GCI C/I channel control automatically sets and resets M4 channel control bits pertaining to the activation state. The bits controlled by the C/I channel are: ACT and SAI. Additionally, the PS1, PS2 bits are transmitted according to the state of PS1 and PS2 pin inputs. When this bit = 1, all M4 bits are transmitted according to the data present in BR0. When operating in full GCI mode, the bit can be set/cleared by using the monitor channel byte register read/write commands. After a hardware or software reset this bit is 0. Normally, GCI operation does not require this bit to be set to a 1. **NOTE:** After a hardware or software reset, all bits default to 0. Register Description Reference tegister Besonption Reference #### 5.3.4.8 U-Interface OR7 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | |----------|----------|----------|----------|----------|------------------------------|---------------------------------|-------------------------| | reserved | reserved | reserved | reserved | reserved | CRC<br>Corrupt<br>Mode<br>rw | FEBE/<br>NEBE<br>Rollover<br>rw | M4 Trinal<br>Mode<br>rw | Figure 5-41. U-Interface OR7 Bit Definitions **Figure 5-41** names the bit fields in OR7. These bits are: - CRC Corrupt Mode (b2) This bit changes the operating mode of the input control bit CRC Corrupt (BR8(b3)). When OR7(b2) = 1, the CRC Corrupt input is used to corrupt one, and only one, outgoing superframe CRC. When OR7(b2) = 0, the CRC Corrupt function selected by BR8(b3) operates without restriction. That is, If BR8(b3) is set (1) and OR7(b2) is cleared (0), the CRC of all transmitted superframes is inverted, and this continues until BR8(be) is explicitly reset. - **FEBE/NEBE Rollover (b1)** This bit changes the operating mode of the FEBE and NEBE counter registers BR4 and BR5. When FEBE/NEBE rollover = 1, the FEBE and NEBE counter registers do not saturate at all 1s, but instead, rollover from \$FF to \$00. When FEBE/NEBE rollover = 0, the FEBE and NEBE counter registers saturate at \$FF; since neither register is cleared by hardware or software reset, each can only be restarted by writing a new initial value to the register. - M4 Trinal Mode (b0) This bit changes the operating mode of the persistence checking performed on the ACT, DEA, SAI, and UOA bits in the deframer. When M4 Trinal mode = 1, the checked M4 bits must be valid for three consecutive superframes before asserting Verified ACT, or Verified DEA, etc. When M4 Trinal mode = 0, the M4 bit-checking is controlled by BR9(b5,b4). When operating in full GCI mode, the MC145576 performs trinal checks on the received M4 channel ACT, DEA, SAI, and UOA bits. **NOTE:** After a hardware or software reset, all bits default to 0. ## 5.3.4.9 U-Interface OR8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | |------------|------------|----------|-----------|----------|----------|----------|----------| | D/R Mode 1 | D/R Mode 0 | reserved | reserved | rosorvod | reserved | reserved | reserved | | rw | rw | reserveu | i eseiveu | reserved | reserveu | reserveu | reserveu | Figure 5-42. U-Interface OR8 Bit Definitions Figure 5-42 names the bit fields in OR8. These bits are: - D/R Mode (1-0) (b7, b6) These bits control the operating mode of Dump/Restore Access Overlay register OR12. - 00—Sets the mode for normal dumping and restoring of the internal coefficients via the EYE<sub>out</sub> interface - 01 Permits write access to the arctap - 10—Permits read access to the arctap - 11 Should be selected to perform dump/restore via the IDL or GCI interface depending on the state of the IDL/GCI pin **NOTE:** Reserved bits b5-b0 must be set to 0 at all times. After a hardware or software reset, all bits default to 0. #### 5.3.4.10 U-Interface OR9 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | |----------|------------------------------------|--------------------------|----------|----------|----------|----------|----------| | reserved | Open<br>Feedback<br>Switches<br>rw | Analog<br>Loopback<br>rw | reserved | reserved | reserved | reserved | reserved | Figure 5-43. U-Interface OR9 Bit Definitions **Figure 5-43** names the bit fields in OR9. These bits are: - Open Feedback Switches (b6) When this bit = 1, it opens the internal feedback path between the transmit (TxP/TxN) and the receive (RxP/RxN) sections. This feature may be used in conjunction with analog loopback. - **Analog Loopback (b5)** When this bit = 1, it invokes a receive analog loopback. **NOTE:** Reserved bits b7 and b4-b0 must be set to 0 at all times. After a hardware or software reset, all bits default to 0. Register Description Reference register Description Reference #### 5.3.4.11 U-Interface OR12 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | |----|----|------|----------------|----------------|-------|----|-------| | | | D Ch | nannel Transmi | t/Receive Bits | (7–0) | | | | | | | | | | | ro/wo | Figure 5-44. U-Interface OR12 Bit Definitions **Figure 5-44** names the bit fields in OR2. These bits are: **D** Channel Transmit/Receive Bits (b7-b0) – When BR10(b1) = 1, this double buffered register takes the place of Normal Byte register BR12, and the register becomes an 8-bit read-only/write-only register providing access to the D channel. In this mode, D channel input data present on the pin interfaces of MC145576 is ignored. Instead, D channel is sourced strictly from this register. D channel data received from U-Interface is byte aligned to Superframe Sync, and is readable through OR12, eight bits at a time. This register is updated with the received D channel data, when SFS, NR1(b3) is a 1. Data is transferred from OR12 to the U-Interface, when SFS, NR1(b3), is a 1. IRQ3 is used to indicate when each new eight bits of data are received. A special code (1111) is loaded in Nibble register NR1, to indicate that the source of the interrupt is the D channel access register. Reading OR12 clears the special code (1111) from NR1, but does not affect any updates in activation status. So, if there has been a change in activation status, an interrupt is still queued up even though the D channel interrupt has been cleared. Both transmit and receive D channel data are aligned to the transmit and receive superframes. The MC145576 does not perform any HDLC framing/deframing. D channel data is transmitted to and received from the U-Interface most significant bit first. **NOTE:** If this register is used when the timeslot assignment is enabled, the D channel timeslot must not be 0, in order to maintain synchronization with the transmit superframe. ### 5.3.4.12 U-Interface OR13 Figure 5-45. U-Interface OR13 Bit Definitions **Figure 5-45** names the bit fields in OR2. These bits are: • **Dump Register Access Bits (b7-b0)** —This register takes the place of Byte register BR13 when BR10(b2) is set, and then becomes a byte-wide access port to the U-Interface dump/restore mechanism. Two more bits in the overlay registers control the operating mode of the dump/restore mechanism. (See **Section 5.3.4.9**.) **NOTE:** This bit is reset by both hardware and software resets. After a hardware or software reset, all bits default to 0. # **5.4** S/T-Interface Registers These registers are located in the S/T-Interface portion of the MC145576 and are almost exclusively relevant to the operation of the S/T-Interface. Exceptions to this are detailed separately. # 5.4.1 S/T Nibble Registers The S/T Nibble Registers are a set of seven control and status registers used with the S/T- Interface. **Figure 5-46** lists the registers along with bit names and default settings after reset. | Register | b3 | b2 | b1 | b0 | Value<br>after<br>Reset | |----------|--------------------------------------------------------------|----------------------------------------|------------------------------------------------|------------------------------------------------|-------------------------| | NR0 | Software Reset | reserved | Absolute Min<br>Power | Return to Normal | \$0 | | NR1 | Activation Indication (AI) | Error Indication (EI) | Sleep Indication<br>(SI) | Frame Sync (FS) | \$2 | | NR2 | Activation Request<br>(AR) | Deactivation Request<br>(DR) | Activation Timer<br>T1 Expired | Terminal Class | \$0 | | NR3 | IRQ3 | IRQ2 | IRQ6 | IRQ7 | \$8 | | NR4 | IRQ3 Enable | IRQ2 Enable | IRQ6 Enable | IRQ7 Enable | \$0 | | NR5 | Idle B1 Channel TX<br>on S/T-Interface | Idle B2 Channel TX on<br>S/T-Interface | Invert B1 Channel<br>to/from S/T-<br>Interface | Invert B2 Channel<br>to/from S/T-<br>Interface | \$0 | | NR6 | IDL/GCI 2B+D<br>Transparent<br>Loopback at S/T-<br>Interface | Fixed Timing Enable | Sleep Power Down<br>Mode Disable | Exchange B1 and B2 at S/T-Interface | \$0 | Figure 5-46. S/T-Interface Nibble Register Map Register Description Reference register Besonption Reference #### 5.4.1.1 S/T-Interface NR0 | b3 b2 | | b1 | b0 | |----------------|----------|--------------------|------------------| | Software Reset | reserved | Absolute Min Power | Return to Normal | | rw | | rw | rw | Figure 5-47. S/T-Interface NR0 Bit Definitions **Figure 5-47** names the bit fields in NR0. These fields are defined as follows: - **Software Reset (b3)** When NR0(b3) is 0, the MC145576 functions normally. When this bit = 1, a software reset is applied to the internal circuits of the S/T-Interface. The effect of the software reset is the equivalent of holding the external reset input low (hardware reset), except that NR0(b3–b0) is not reset. Thus, when this bit is set, all internal registers (except NR0) are returned to their initial state. Application of either a hardware or software reset has the effect of re-initializing all the internal registers; it does not prevent access to the SCP. - **Absolute Minimum Power (b1)** When this bit is 0, the MC145576 functions normally. When this bit = 1, the S/T-Interface enters a power conservation mode. In this mode a software reset is applied to the chip, all circuits are initialized, all clocking of the device is blocked, and the nonessential bias to the analog functions of the transceiver are removed such that the device consumes the absolute minimum amount of power. The transmit section of the chip is held in the INFO 0 state and IDL Tx is held in the *idle 1s* condition. This bit has no effect on the operation of the SCP. In this mode, only the SCP can operate. - **Return to Normal (b0)** When this bit is 0, the MC145576 functions normally. When this bit is 1, the following bits are reset: - BR11(b0) 96 KHz Test Signal - BR11(b1) External S/T Loopback - BR6(b7-b0) - BR8(b0) Single Pulse Test Signal #### 5.4.1.2 S/T-Interface NR1 | b3 b2 | | b1 | b0 | |----------------------------|-----------------------|-----------------------|-----------------| | Activation Indication (AI) | Error Indication (EI) | Sleep Indication (SI) | Frame Sync (FS) | | ro | ro | ro | ro | Figure 5-48. S/T-Interface NR1 Bit Definitions **Figure 5-48** names the bit fields in NR1. These fields are defined as follows: - **Activation Indication (AI) (b3)**—This bit is set when the loop is fully activated, that is, when it is transmitting INFO 4 and receiving INFO 3. - Error Indication (EI) (b2) NR1(b2) is set to indicate an error condition has been detected by the activation state machine of the transceiver, as outlined in CCITT I.430, ETSI ETS 300012, and ANSI T1.605. The low-to-high level transition of the EI bit corresponds to the EI1 error indication reporting, while the high-to-low level transition of the EI bit corresponds to the EI2 error indication reporting recovery. - Sleep Indication (SI) (b1) NR1(b1) is set when the S/T-Interface is in Sleep mode. - Frame Sync (FS) (b0) NR1(b0) is set when frame synchronization is achieved. NR1(b0) is cleared whenever frame synchronization is lost. #### 5.4.1.3 S/T-Interface NR2 | b3 | b2 | b1 | b0 | |-------------------------|---------------------------|-----------------------------|----------------| | Activation Request (AR) | Deactivation Request (DR) | Activation Timer T1 Expired | Terminal Class | | rw | rw | rw | rw | Figure 5-49. S/T-Interface NR2 Bit Definitions **Figure 5-49** names the bit fields in NR2. These fields are defined as follows: - Activation Request (AR) (b3) When this bit = 1, an activation request input is passed to the activate state machine within the S/T transceiver, as outlined in CCITT I.430, ETSI ETS 300012, and ANSI T1.605. If the transceiver is in the idle state (i.e., transmitting and receiving INFO 0), then AR causes INFO 2 to be sent out on the transmit side of the S/T-Interface. This bit is returned low by the S/T-Interface after its active transition (low-to-high) is recognized by the activation/deactivation state machine of the transceiver to indicate recognition of the requested action. - **Deactivate Request DR (b2)** When this bit = 1, a deactivate request input is passed to the activation state machine within the S/T-Interface, as outlined in CCITT I.430, ETSI ETS 300012, and ANSI T1.605. The deactivate request input is used to initiate deactivation of the transmission loop. This bit is returned low by the S/T transceiver after its active transition (low-to-high) has been recognized by the activation/deactivation state machine of the transceiver to indicate recognition of requested action and that deactivation is proceeding. - Activation Timer Expired Input (b1) When this bit = 1, an activation timer expired input is passed to the activation state machine of the S/T-Interface. This bit corresponds to the Timer #1 expire input. These timers correspond to the activation timers outlined in CCITT I.430, ETSI ETS 300012, and ANSI T1.605. The timer expire input informs the activation/deactivation state machine that sufficient time has elapsed since the request to activate the loop and that attempts to do so should be abandoned. This bit is normally set by the controlling device and is automatically cleared when the MC145576 has activated the loop. This bit can be reset by hardware or a software reset. - Terminal Class (b0) When the MC145576 is configured for NT Terminal mode, this bit sets the class for D channel operation. When this bit is 0, the chip is set for class 1 operation. Alternatively, when this bit is 1, the chip is configured for class 2 operation. Class 1 and class 2 operations are as per CCITT I.430, ETSI ETS 300012, and ANSI T1.605 (i.e., class 1 is the higher class, used for signalling information, and class 2 is the lower class). The class can also be chosen externally by means of the CLASS/ECHO\_IN pin. In this case, the class is chosen by the logical OR of the external pin and NR2(b0). NR2(b0) can be reset by a hardware or a software reset. 5-42 ## Freescale Semiconductor, Inc. Register Description Reference #### 5.4.1.4 S/T-Interface NR3 | b3 | b2 | b1 | b0 | | |----------------------|---------------------------|---------------------|---------------------------|--| | IRQ3 Rx Info changed | IRQ2 Multiframe Reception | IRQ6 FECV Detection | IRQ1 Terminal D Collision | | | rw | ro | rw | rw | | Figure 5-50. S/T-Interface NR3 Bit Definitions **Figure 5-50** names the bit fields in NR3. These fields are defined as follows: • **IRQ3** Change in Rx INFO State (b3) — The interrupt request condition IRQ3 is generated whenever a change occurs in the received information state of the transceiver. This corresponds to a change in the receiving INFO 0, INFO 1, INFO 3, or INFO X state. Thus, when a change occurs in one of these states, the MC145576 internally sets this bit. An external interrupt occurs if Enable IRQ3 (NR4(b3)) is set. IRQ3 can be cleared by writing a 0 to NR3(b3). NOTE: The transmission states (INFO 0, INFO 2, and INFO 4) are as defined in Section 3. INFO X is defined as any transmission state other than those states. An example of such a state would be when the MC145576 is programmed to transmit a 96 KHz test tone (BR11(b0) = 1). An INFO X state interrupt is generated only when receive INFO X state has persisted for > 8 ms. This avoids spurious interrupts during transient INFO X changes seen during activation but allows indication of prolonged INFO X conditions. The INFO X interrupt is repeated each 8 ms for as long as INFO X is detected. - **IRQ2 Multiframe Reception (b2)** This bit is for multiframe detection indication. Multiframing is initiated by the NT by setting BR7(b5). A multiframe is 20 basic frames or 5 ms in duration. If this interrupt is enabled by setting NR4(b2) and if multiframing is in progress, then an interrupt is generated on multiframe boundaries; i.e., every 5 ms. Alternatively, the MC145576 can be programmed to generate an interrupt only in the event of a new Q channel nibble having been received. A mutiframing interrupt is cleared by reading BR3. Reading BR3 clears the interrupt, regardless of whether the MC145576 is configured to generate an interrupt in the event of a new nibble or every multiframe. - **IRQ6 FECV Detection (b1)**—The IRQ6 status bit is set when the MC145576 has detected a far-end code violation. - **IRQ7** Terminal D Collision (b0) NR3(b0) is an interrupt bit used to indicate to external devices that a collision has occurred on the D channel. A D channel collision is considered to have occurred when both DREQUEST and DGRANT are high and the transmitted E echo bit to the TE does not match the previously input D bit on the DIN pin. The interrupt condition is cleared by writing a 0 to NR3(b0). This bit is maskable by means of NR4(b0). Register Description Reference ## 5.4.1.5 S/T-Interface NR4 | | b3 b2 | | b1 | bO | |-------------------------|-------|-------------|-------------|-------------| | IRQ3 Enable IRQ2 Enable | | IRQ2 Enable | IRQ6 Enable | IRQ7 Enable | | | rw | rw | rw | rw | Figure 5-51. S/T-Interface NR4 Bit Definitions **Figure 5-51** names the bit fields in NR4. These fields are defined as follows: - **IRQ3** Enable (b3) NR4(b3) is an interrupt mask bit for IRQ3. When this bit is set high and IRQ3 is pending (i.e., NR3(b3) having been internally set to a 1), an interrupt is given to an external device by holding the IRQ\* pin low. The IRQ\* pin is held low until the interrupt condition is cleared by writing a 0 to NR3(b3). When the interrupt mask bit NR4(b3) is a 0, NR3(b3) cannot cause an interrupt to the external device. - **IRQ2** Enable (b2) NR4(b2) is an interrupt mask bit for IRQ2. When this bit is set high and IRQ2 is pending (i.e., NR3(b2) having been internally set to a 1), an interrupt is given to an external device by holding the IRQ\* pin low. The IRQ\* pin is held low until the interrupt condition is cleared by reading BR3. When the interrupt mask bit (NR4(b2)) is a 0, NR3(b2) cannot cause an interrupt to the external device. - **IRQ6 Enable (b1)** NR4(b1) is an interrupt mask bit for IRQ6. When this bit is set high and IRQ6 is pending (i.e., NR3(b1) having been internally set to a 1), an interrupt is given to an external device by holding the IRQ\* pin low. The IRQ\* pin is held low until the interrupt condition is cleared by writing a 0 to NR3(b1). When the interrupt mask bit NR4(b1) is a 0, NR3(b1) cannot cause an interrupt to the external device. - **IRQ7** Enable (b0) NR4(b0) is an interrupt mask bit for IRQ7. When this bit is set high and IRQ7 is pending (i.e., NR3(b0) having been internally set to a 1), an interrupt is given to an external device by holding the IRQ\* pin low. The IRQ\* pin is held low until the interrupt condition is cleared by writing a 0 to NR3(b0). When the interrupt mask bit NR4(b0) is a 0, NR3(b0) cannot cause an interrupt to the external device. Register Description Reference toglotor Booonplion recipione #### 5.4.1.6 S/T-Interface NR5 | b3 | b2 | b1 | b0 | |-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------| | Idle B1 Channel TX at S/T-<br>Interface | Idle B2 Channel TX at S/T-<br>Interface | Invert B1 Channel to/from S/T-Interface | Invert B2 Channel to/from S/T-Interface | | rw | rw | rw | rw | Figure 5-52. S/T-Interface NR5 Bit Definitions Figure 5-52 names the bit fields in NR5. These fields are defined as follows: - Idle B1 Channel (b3) When NR5(b3) is 0, the MC145576 functions normally where data received in the B1 channel timeslot via the IDL/GCI is modulated onto the S/T-Interface in the B1 channel timeslot. When NR5(b3) is 1, data input on the IDL/GCI Rx pin in the B1 channel timeslot is ignored, and the *idle 1s* condition exists on the B1 channel timeslot on the S/T-Interface. Note that the default condition (i.e., after power-up or after a reset) for NR5(b3) is 0, thereby allowing the data received via the IDL/GCI interface to be modulated onto the transmission loop. - Idle B2 Channel (b2) When NR5(b2) is 0, the MC145576 functions normally, where data received in the B2 channel timeslot via the IDL/GCI is modulated onto the S/T transmission loop in the B2 channel timeslot. When NR5(b2) is 1, data input on the IDL/GCI Rx pin in the B2 channel timeslot is ignored, and the *idle 1s* condition exists on the B2 channel timeslot on the S/T transmission loop. Note that the default condition (i.e., after power-up or after a reset) for NR5(b2) is 0, thereby allowing the data received via the IDL/GCI interface to be modulated onto the transmission loop. - Invert B1 Channel (b1) When NR5(b1) is 0, the B1 channel data received via the IDL/GCI interface is transmitted normally on the transmission loop. When NR5(b1) = 1, the B1 channel data received via the IDL/GCI interface is inverted before entering the modulator portion of the S/T-Interface, prior to transmission on the S/T loop in the B1 timeslot. The selected B1 channel data received via the transmission loop is also inverted before being output on the IDL/GCI Tx output of the S/T-Interface when this function is invoked. This feature is useful in applications where it is required to use inverted data. - **Invert B2** Channel (b0) When NR5(b0) is 0, the B2 channel data received via the IDL/GCI interface is transmitted normally on the transmission loop. When NR5(b0) is set, the B2 channel data received via the IDL/GCI interface is inverted before entering the modulator portion of the S/T-Interface prior to transmission on the S/T loop in the B2 timeslot. The selected B2 channel data received via the transmission loop is also inverted before being output on the IDL/GCI Tx output of the S/T-Interface when this function is invoked. This feature is useful in applications where inverted data is required. Register Description Reference ## 5.4.1.7 S/T-Interface NR6 | b3 | b2 | b1 | b0 | | | |-----------------------------------------------|---------------------|----------------------------------|---------------------------------|--|--| | 2B+D Transparent<br>Loopback at S/T-Interface | Fixed Timing Enable | Sleep Power Down Mode<br>Disable | Swap B1/B2 at S/T-<br>Interface | | | | rw | rw | rw | rw | | | Figure 5-53. S/T-Interface NR6 Bit Definitions Figure 5-53 names the bit fields in NR6. These fields are defined as follows: - **2B+D IDL/GCI Loopback (b3)** When NR6(b3) is 0, the S/T-Interface functions normally. When NR6(b3) = 1, the B1, B2, and D channel data input on the IDL/GCI Rx input are buffered and returned to the IDL/GCI Tx output on the next IDL/GCI cycle. The output B1, B2, and D channel data is passed unchanged to the modulator portion of the transceiver and transmitted onto the S/T loop (i.e., the loopback is transparent). - **Fixed Timing Enable (b2)** When NR6(b2) is 0, the S/T-Interface is in Adaptive Timing mode. When NR6(b2) = 1, the S/T-Interface is in Fixed Timing mode. This register is ORed with the FIX pin. - Sleep Power Down Mode Disable (b1) When NR6(b1) is 0, the S/T-Interface is in Sleep Power Down mode. The Sleep state is exited either by setting NR6(b1) to 1, setting NR2(b3) to 1, or by the reception of a signal on the S/T loop. - Swap B1/B2 (b0) When NR6(b0) is 0, the timeslot assigned positions of the B1 and B2 channel data input and output via the IDL/GCI interface functions normally. When NR6(b0) = 1, the timeslot positions of the B1 and B2 channels are reversed (i.e., data entering the device on IDL/GCI Rx in the B1 timeslot is modulated onto the B2 timeslot) on the S/T loop. Data demodulated from the B2 timeslot from the S/T loop is output on IDL/GCI Tx in the B1 timeslot. The situation is analogous for B2 data entering the device on IDL/GCI Rx. This feature is useful in applications where a particular device (such as a codec filter) is hardwired to a particular IDL/GCI timeslot and needs to gain access to the opposite B channel timeslot. NR6(b0) has no effect during a 2B+D IDL/GCI loopback. **NOTE:** For example, if data entering the S/T-Interface by the IDL/GCI in the B1 channel is modulated onto the B2 channel on the S/T loop, then NR5(b3) must be set. #### **S/T Byte Registers** 5.4.2 | Reg. | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | Value<br>after<br>Reset | |------|------------------------------|------------------------------|--------------------|---------------------|---------------------|--------------------|---------------------|-----------------------|-------------------------| | BR2 | SC1.1 | SC1.2 | SC1.3 | SC1.4 | Reserved | Reserved | Reserved | Reserved | \$00 | | BR3 | Q.1 | Q.2 | Q.3 | Q.4 | Q Qual | MF Int | Reserved | Tx B1/B2<br>Exchange | \$F0 | | BR4 | FV7 | FV6 | FV5 | FV4 | FV3 | FV2 | FV1 | FV0 | \$00 | | BR5 | BPV7 | BPV6 | BPV5 | BPV4 | BPV3 | BPV2 | BPV1 | BPV0 | \$00 | | BR6 | B1 S/T LB<br>TP | B1 S/T LB<br>NTP | B2 S/T<br>LB TP | B2 S/T<br>LB NTP | IDL B1<br>LB TP | IDL B1<br>LB NTP | IDL B2 LB<br>TP | IDL B2 LB<br>NTP | \$00 | | BR7 | ACT PR<br>Disabled | D Ch PR<br>Disabled | Enable<br>MFrame | Invert E<br>Channel | Always<br>Active En | Reserved | LAPD Pol<br>Cont | ACT T2<br>EXP | \$00 | | BR8 | reserved | CLKOUT<br>(1) | CLKOUT<br>(0) | Mute B1<br>from S/T | Mute B2<br>from S/T | Force E<br>to zero | Force Tx<br>INFO 2 | Tx single<br>Pulse En | \$00 | | BR9 | TXSC2.1 | TXSC2.2 | TXSC2.3 | TXSC2.4 | TXSC3.1 | TXSC3.2 | TXSC3.3 | TXSC3.4 | \$00 | | BR10 | TXSC4.1 | TXSC4.2 | TXSC4.3 | TXSC4.4 | TXSC5.1 | TXSC5.2 | TXSC5.3 | TXSC5.4 | \$00 | | BR11 | Do not<br>react to<br>Info 1 | Do not<br>react to<br>Info 3 | Rx Info<br>St Bit1 | Rx Info St<br>Bit0 | Tx Info<br>St Bit1 | Tx Info St<br>Bit0 | Ext S/T<br>Loopback | Tx 96K<br>Test Signal | \$00 | | BR12 | NTTerm<br>Disabled | Stop/Go<br>Disabled | AR-U<br>Disabled | Overlay<br>Enable | En B1<br>Input | En B2<br>Input | En B1<br>Output | En B2<br>Output | \$00 | Table 5-9. S/T Byte Register Map There are eleven byte registers (BR2 through BR12) in the MC145576. Register Description Reference ## 5.4.2.1 S/T-Interface BR2 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | |-------|-------|-------|-------|----------|----------|----------|----------| | SC1.1 | SC1.2 | SC1.3 | SC1.4 | Reserved | Reserved | Reserved | Reserved | | rw | rw | rw | rw | | | | | Figure 5-54. S/T-Interface BR2 Bit Definitions Figure 5-54 names the bit fields in BR2. • Subchannel 1 (SC1) to S/T Loop (b7-b4) — This nibble used for multiframing. These four bits correspond to subchannel 1 for transmission to the TE(s). Multiframing is initiated by the NT by setting BR7(b5). When multiframing is enabled, the NT transmits the bits in BR2(b7-b4) as subchannel 1, in accordance with CCITT I.430, ETSI ETS 300012, and ANSI T1.605. BR2(b7-b4), is internally polled at the start of every multiframe (this occurs every 5 ms and the device can be programmed to give an interrupt at the start of every multiframe), and its contents are interpreted as subchannel 1. If multiframing is enabled and the contents of BR2(b7-b4) have not been updated, then the subchannel is retransmitted as is. BR2(b7-b4) can be updated any time between the 5 ms interrupts. **NOTE:** BR2(b7) is the MSB of SC1 and BR2(b4) is the LSB. #### 5.4.2.2 S/T-Interface BR3 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | |-----|-----|-----|-----|------------------|-------------------------|----------|----------------------| | Q.1 | Q.2 | Q.3 | Q.4 | Q Bit<br>Quality | Multiframe<br>Interrupt | reserved | Tx B1/B2<br>Exchange | | ro | ro | ro | ro | ro | rw | | rw | **Figure 5-55.** S/T-Interface BR3 Bit Definitions **Figure 5-55** names the bit fields in BR3. Q Nibble from S/T Loop (b7-b4) – These bits are used in the multiframing mode of operation. When multiframing has been enabled, these bits correspond to the received Q channel nibble from the TE(s). These bits are updated once every multiframe. The device can give an interrupt once every multiframe (see BR3(b2) and NR4(b2)) or every time a new Q channel nibble is received. BR3(b7-b4) are read only bits. Reading BR3 clears the multiframe interrupt. BR3(b7) is the MSB of the received Q channel nibble; BR3(b4) is the LSB. - **Q** Bit Quality (b3) This bit corresponds to the Q Bit Quality indication. When multiframing has been initiated by the NT, the TE(s) responds by sending Q data once every five frames. This Q data is transmitted in the Fa bit position. During the other four frames (i.e., when the TE(s) are not transmitting Q data), the Fa bit should be a 0. BR3(b3) being high indicates that the Fa bits in the frames where multiframing data was not being transmitted were 0s. - **Multiframe Interrupt (b2)** Programming of BR3(b2) dictates whether an interrupt is given every multiframe (assuming multiframing has been enabled and IRQ2 enable, NR4(b2), has been set), or only on the receipt of a new Q channel nibble from the TE(s). When BR3(b2) is 1, an interrupt is given every multiframe. When BR3(b2) is 0, an interrupt is given only on the receipt of a new Q channel nibble. Refer to Section 12 for a more detailed description. - Tx B1/B2 Exchange (b0) When BR3(b0) is 0, the B1 timeslot (and respectively, the B2 timeslot) from the IDL/GCI interface is modulated into the B1 timeslot (and respectively, the B2 timeslot) of the S/T loop. When BR3(b0) = 1, the B1 timeslot (and respectively, the B2 timeslot) from the IDL/GCI interface is modulated into the B2 timeslot (and respectively, the B1 timeslot) of the S/T-interface. The B1 and B2 timeslots from the S/T loop to the IDL/GCI output of the S/T-interface are not affected by this bit. NOTE: BR3(b0) is used in association with BR6(b6) and BR6(b4) to provide and internal communication between two TEs. ## 5.4.2.3 S/T-Interface BR4 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | ь0 | |-----|-----|-----|-----|-----|-----|-----|-----| | FV7 | FV6 | FV5 | FV4 | FV3 | FV2 | FV1 | FV0 | | rw Figure 5-56. S/T-Interface BR4 Bit Definitions **Figure 5-56** names the bit fields in BR4. • Frame Violation Counter (b7-b0) — This is a read/write register, thereby allowing the user to program the counter to a predetermined value. The counter is initialized to 100 by a hardware/software reset. Note that the counter, upon reaching a value of FF, does not roll over (i.e., it remains at FF until the user rewrites a starting value). Note that BR4(b7) is the MSB of the counter and BR4(b0) is the LSB. Recommendation CCITT I.430, ETSI ETS 300012, and ANSI T1.605 specifications state that there must be two AMI violations in every S/T frame. The F bit is the first violation and the succeeding violation must occur within 13 bauds for and NT configuration. BR4(b7-b0) is the output of an 8-bit binary counter. This counter counts the number of frames which do not contain the correct number of AMI violations. Note that in multiframing, it is possible to have a frame which does not contain the correct number of violations (Fa = 1, B1 = 1). The MC145576, when in multiframe mode, does not count these frames. Thus, this counter is a *frame error* counter, counting the number of frames which do not contain the correct number of AMI violations. BR4(b7-b0) only counts frames not containing the correct number of AMI violations after FSYNC has been achieved, and ceases counting whenever FSYNC is lost. #### 5.4.2.4 S/T-Interface BR5 | b7 | b6 | b5 | b4 | <i>b</i> 3 | b2 | b1 | ь0 | |------|------|------|------|------------|------|------|------| | BPV7 | BPV6 | BPV5 | BPV4 | BPV3 | BPV2 | BPV1 | BPV0 | | rw Figure 5-57. S/T-Interface BR5 Bit Definitions **Figure 5-57** names the bit fields in BR5. • **BPV Counter (b7-b0)** — This register is the output of an 8-bit binary counter that records the number of unbalanced frames. A frame in which the total number of positive pulses is different from the total number of negative pulses constitutes an unbalanced frame. It is a read/write register, thereby allowing the user to program the counter to a predetermined value. The counter is initialized to 100 by a hardware/software reset. Note that the counter, upon reaching a value of FF, does not roll over (i.e., it remains at FF until the user rewrites a starting value). Note that BR5(b7) is the MSB of the counter and BR5(b0) is the LSB. Register Description Reference #### 5.4.2.5 S/T-Interface BR6 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | ь0 | |-----------------------------------------|-------------------------------------------|-----------------------------------------|-------------------------------------------------|---------------------------------------------|-----------------------------------------------------|---------------------------------------------|-----------------------------------------------------| | B1 S/T<br>Loopback<br>Transparent<br>rw | B1 S/T<br>Loopback<br>Non-<br>Transparent | B2 S/T<br>Loopback<br>Transparent<br>rw | B2 S/T<br>Loopback<br>Non-<br>Transparent<br>rw | IDL/GCI B1<br>Loopback<br>Transparent<br>rw | IDL/GCI B1<br>Loopback<br>Non-<br>Transparent<br>rw | IDL/GCI B2<br>Loopback<br>Transparent<br>rw | IDL/GCI B2<br>Loopback<br>Non-<br>Transparent<br>rw | Figure 5-58. S/T-Interface BR6 Bit Definitions **Figure 5-58** names the bit fields in BR6. - **B1 S/T Loopback Transparent (b7)** When this bit is 0, the device functions normally. When this bit is 1, the device enters a B1 S/T Loopback Transparent Mode. In this mode, data entering the device from RxP/PxN in the B1 timeslot is demodulated and remodulated back out on TxP/TxN in the B1 timeslot. The demodulated B1 data continues to present itself on IDL/GCI Tx in the B1 timeslot (hence, the term *transparent*). Data entering the part from IDL/GCI Rx in the B1 timeslot is ignored. This bit is reset to 0 by either a software reset, a hardware reset, or in the return to normal mode (NR0(b0) = 1). - **B1 S/T Loopback Non-Transparent (b6)** When this bit is 0 the device functions normally. When this bit is 1, the device enters a B1 S/T Loopback Non-Transparent *Mode.* In this mode, data entering the device from RxP/RxN in the B1 timeslot is demodulated and remodulated back out on TxP/TxN in the B1 timeslot. Data entering the part from IDL/GCI Rx in the B1 timeslot is ignored. IDL/GCI Tx ignores the demodulated B1 data, presenting in its stead the *idle 1s* condition in the IDL/GCI Rx B1 timeslot (hence, the term *non-transparent*). This bit is reset to 0 by either a software reset, a hardware reset, or in the return to normal mode (NR0(b0) = 1). - **B2 S/T Loopback Transparent (b5)** When this bit is 0, the device functions normally. When this bit is 1, the device enters a B2 S/T Loopback Transparent Mode. In this mode, data entering the device from RxP/RxN in the B2 timeslot is demodulated and remodulated back out on TxP/TxN in the B2 timeslot. The demodulated B2 data continues to present itself on IDL/GCI Tx in the B2 timeslot (hence, the term transparent). Data entering the part from IDL/GCI Rx in the B2 timeslot is ignored. This bit is reset to 0 by either a software reset, a hardware reset, or in the return to normal mode (NR0(b0) = 1). - **B2 S/T Loopback Non-Transparent (b4)** When this bit is 0, the device functions normally. When this bit is 1, the device enters a B2 S/T Loopback Non-Transparent *Mode*. In this mode, data entering the device from RxP/RxN in the B2 timeslot is demodulated and remodulated back out of TxP/TxN in the B2 timeslot. Data entering the part from IDL/GCI Rx in the B2 timeslot is ignored. IDL/GCI Tx ignores the demodulated B2 data, presenting in its stead the *idle 1s* condition in the IDL/GCI Rx B2 timeslot (hence, the term *non-transparent*). This bit is reset to 0 by either a software reset, a hardware reset, or in the return to normal mode (NR0(b0) = 1). - **IDL/GCI B1 Loopback Transparent (b3)** When this bit is a 0, the MC145576 operates normally. When this bit is a 1, the MC145576 internally loops back the data received during the B1 timeslot at DIN and transmits it onto the DOUT pin during the B1 timeslot. Data entering the DIN pin during the B1 timeslot is also transmitted onto the S/T-Interface. This bit is reset to 0 by either a software reset, a hardware reset, or in the *return to normal* mode (NR0(b0) = 1). - IDL/GCI B1 Loopback Non-Transparent (b2) When this bit is a 0, the MC145576 operates normally. When this bit is a 1, the MC145576 internally loops back the data received during the B1 channel timeslot at DIN and transmits it onto the DOUT pin during the B1 timeslot. Data entering the DIN pin during the B1 timeslot is not transmitted onto the S/T-Interface. Instead, the MC145576 transmits idle 1s onto the B1 channel bits of the S/T-Interface. This bit is reset to 0 by either a software reset, a hardware reset, or in the *return to normal* mode (NR0(b0) = 1). - **IDL/GCI B2 Loopback Transparent (b1)** When this bit is a 0, the MC145576 operates normally. When this bit is a 1, the MC145576 internally loops back the data received during the B2 channel timeslot at DIN and transmits it onto the DOUT pin during the B2 timeslot. Data entering the DIN pin during the B2 timeslot is also transmitted onto the S/T-Interface. This bit is reset to 0 by either a software reset, a hardware reset, or in the *return to normal* mode (NR0(b0) = 1). - **IDL/GCI B2 Loopback Non-Transparent (b0)** When this bit is a 0, the MC145576 operates normally. When this bit is a 1, the MC145576 internally loops back the data received during the B2 channel timeslot at DIN and transmits it onto the DOUT pin during the B2 timeslot. Data entering the DIN pin during the B2 timeslot is not transmitted onto the S/T-Interface. Instead, the MC145576 transmits idle 1s onto the B2 channel bits of the S/T-Interface. This bit is reset to 0 by either a software reset, a hardware reset, or in the *return to normal* mode (NR0(b0) = 1). #### 5.4.2.6 S/T-Interface BR7 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | |--------------------------------------------|-------------------------------------------|--------------------------------|---------------------------|----------------------------------|----------|-----------------------------------|-----------------------------------------| | Activation<br>Procedures<br>Disabled<br>rw | D Channel<br>Procedures<br>Disabled<br>rw | Enable Multi-<br>framing<br>rw | Invert E<br>Channel<br>rw | Always<br>Active<br>Enable<br>rw | Reserved | LAPD<br>Polarity<br>Control<br>rw | Activation<br>Timer #2<br>Expired<br>rw | Figure 5-59. S/T-Interface BR7 Bit Definitions **Figure 5-59** names the bit fields in BR7. • Activation Procedures Disabled (b7) — When this bit is 0, the MC145576 functions normally. When this bit = 1, the transmit section of the transceiver is forced into the highest information state. Thus, INFO 4 is forced out on the transmit side of the device. INFO 4 is forced out regardless of what is being received on RxP/RxN. In the event that INFO 0 is being received, the transmitted INFO 3 is transmitted asynchronously. If either INFO 2 or INFO 4 are subsequently received, then the TE's INFO 3 aligns itself to the received signal in accordance with CCITT I.430, ETSI ETS 300012, and ANSI T1.605. Register Description Reference **NOTE:** A TE wakes up if it receives either INFO 2 or INFO 4 from the NT. However, an NT transmitting INFO 0 does not wake up to the reception of INFO 3 from the TE. For an NT to be woken up by a TE, it must first receive INFO 1 from the TE and then proceed to go through the subsequent handshaking. - D Channel Procedures Disabled (b6) This bit is used to enable/disable D channel contention procedures in accordance with the CCITT I.430, ETSI ETS 300012, and ANSI T1.605. When this bit is 0, the D channel procedures are adhered to as per the DREQUEST, DGRANT, and CLASS pin descriptions. When this bit is 1, the D channel procedures are ignored, allowing the data present in the D channel on IDL/GCI Rx to be modulated regardless of the status of DREQUEST and DGRANT. BR7(b6) = 1 causes the NT terminal to disregard the demodulated E echo bits. The NT terminal's D data is processed regardless. - Enable Multiframing (b5) This bit is used to enable/disable multiframing in accordance with CCITT I.430, ETSI ETS 300012, and ANSI T1.605. When this bit is 0, multiframing is disabled. In this mode the M, Fa, and S bauds transmitted from the NT is 0. When this bit is 1, multiframing is enabled. In this mode, the M, Fa, and S bauds adheres to the multiframing coding rules as outlined in CCITT I.430 and ANSI T1.605. - **Invert Echo Channel (b4)** This bit is used to determine the polarity of the transmitted echo channel from the NT to the TE. When this bit is a 0, the transmitted E bit is the same as the previously demodulated D bit from the TE(s). When this bit is 1, the transmitted E bit is the logical inverse of the previously demodulated D bit. - Always Active Enable (b3) This bit enables the *active only* NT mode. In this mode, the S/T-interface is restricted to the G2 or G3 state (i.e., the device is either activated or attempting to activate). The device is never allowed to fully deactivate. - **LAPD Polarity Control (b1)** When the MC145576 is configured in Terminal Mode, this bit performs the *LAPD Polarity Control* function. When this bit is 0, the active state of DREQUEST and DGRANT signals is defined to be the logic 1 or high state. When this bit is 1, the active state of these signals is defined to be the logic 0 or low state. - Activation Timer #2 Expired (b0) This bit performs the *Activation Timer* #2 *Expired* function. When this bit is 0, the NT-configured S/T transceiver uses a value of 50 ms for the Timer #2 value outlined in CCITT I.430, ETSI ETS 300012, and ANSI T1.605 (i.e., the device unambiguously detects INFO 1). When this bit is 1, a value of 100 ms is used for the value of Timer #2. ## 5.4.2.7 S/T-Interface BR8 | b7 | <i>b</i> 6 | b5 | b4 | b3 | b2 | b1 | b0 | |----------|------------|---------|---------------------|---------------------|--------------------|----------------------------|------------------------------------| | reserved | CLKOUT1 | CLKOUT0 | Mute B1<br>from S/T | Mute B2<br>from S/T | Force E to<br>Zero | Force<br>Transmit<br>INFO2 | Transmit<br>Single Pulse<br>Enable | | | rw Figure 5-60. S/T-Interface BR8 Bit Definitions Figure 5-60 names the bit fields in BR8. - **CLKOUT** (**b6-b5**) These bits determine the frequency of CLKOUT. - 00 = 20.48 MHz (default) - 01 = 10.24 MHz - -10 = 5.12 MHz - -11 = 0 MHz **NOTE:** CLKOUT is not available during a hardware reset. - Mute B1 from S/T-Interface (b4) When this bit is 0, the device functions normally. When this bit is 1, the data transmitted on the B1 channel on IDL/GCI Tx is forced to the *idle 1s* condition. - Mute B2 from S/T-Interface (b3) When this bit is 0, the device functions normally. When this bit is 1, the data transmitted on the B2 channel on IDL/GCI Tx is forced to the *idle 1s* condition. - Force Echo Channel to Zero (b2) When this bit is 0, the device functions normally. When this bit is 1, the S/T-Interface forces the transmitted E bits to be 0. This feature is used when the NT wishes to communicate to the TEs on the passive bus that they should disengage from the D channel. - Force Tx INFO2 (b1) This bit is used when the S/T loop is fully activated (INFO 3/INFO 4) and the S/T-Interface want to resynchronize all the TEs. By setting BR8(b1) to 1, the S/T-Interface replaces INFO 4 with INFO 2 to resynchronize the INFO 3 sent by the TEs. At the reception of the new INFO3, the S/T-Interface sends back INFO 4. **NOTE:** The S/T-Interface returns this bit low after its active transition (low-to-high) is recognized. • Transmit Single Pulse Enable (b0) — When this bit is 0, the MC145576 functions normally. When this bit is 1, the device transmits frames with one positive and one negative single pulse on the TxP-T/TxN-T pins. This signal can be used for test purposes. The single pulse test signal qualifies as a Transmit INFO X state. The bit is reset to 0 by either a software or hardware reset of in the Return to Normal mode (NR0(b0) = 1). **NOTE:** In GCI mode, this bit is ORed with the <u>PULSE2</u> signal. Register Description Reference #### 5.4.2.8 S/T-Interface BR9 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | ь0 | |---------|---------|---------|---------|---------|---------|---------|---------| | TXSC2.1 | TXSC2.2 | TXSC2.3 | TXSC2.4 | TXSC3.1 | TXSC3.2 | TXSC3.3 | TXSC3.4 | | wo Figure 5-61. S/T-Interface BR9 Bit Definitions **Figure 5-61** names the bit fields in BR9. SC2 to Loop (b7-b4) – This nibble is used for multiframing. These four bits correspond to subchannel 2 for transmission to the TE(s). Multiframing is initiated by the NT by setting BR7(b5). When multiframing is enabled, the NT transmits the bits in BR9(b7-b4) as subchannel 2, in accordance with CCITT I.430, ETSI ETS 300012, and ANSI T1.605. BR9(b7-b4), are internally polled at the start of every multiframe (this occurs every 5 ms and the device can be programmed to give an interrupt at the start of every multiframe), and the contents are interpreted as subchannel 2. If multiframing is enabled and the contents of BR9(b7-b4) have not been updated, the subchannel is re-transmitted as is. BR9(b7-b4) can be updated any time between the 5 ms interrupts. BR9(b7) is the MSB of SC2 and BR9(b4) is the LSB. NOTE: SC3 to Loop (b3-b0) — This nibble is used for multiframing. These four bits correspond to subchannel 3 for transmission to the TE(s). When multiframing is enabled, the NT transmits the bits in BR9(b3-b0) as subchannel 3, in accordance with CCITT I.430, ETSI ETS 300012, and ANSI T1.605. BR9(b3-b0) are internally polled at the start of every multiframe (this occurs every 5 ms and the device can be programmed to give an interrupt at the start of every multiframe), and the contents are interpreted as subchannel 3. If multiframing is enabled and the contents of BR9(b3-b0) have not been updated, the subchannel is re-transmitted as is. BR9(b3-b0) can be updated any time between the 5 ms interrupts. BR9(b3) is the MSB of SC3 and BR9(b0) is the LSB. **NOTE:** Register Description Reference ## 5.4.2.9 S/T-Interface BR10 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | bO | |---------|---------|---------|---------|---------|---------|---------|---------| | TXSC4.1 | TXSC4.2 | TXSC4.3 | TXSC4.4 | TXSC5.1 | TXSC5.2 | TXSC5.3 | TXSC5.4 | | wo Figure 5-62. S/T-Interface BR10 Bit Definitions **Figure 5-62** names the bit fields in BR10. • SC4 to Loop (b7-b4) — This nibble is used for multiframing. These four bits correspond to subchannel 4 for transmission to the TE(s). When multiframing is enabled, the NT transmits the bits in BR10(b7-b4) as subchannel 4, in accordance with CCITT I.430, ETSI ETS 300012, and ANSI T1.605. BR10(b7-b4) are internally polled at the start of every multiframe (this occurs every 5 ms and the device can be programmed to give an interrupt at the start of every multiframe), and the contents are interpreted as subchannel 4. If multiframing is enabled and the contents of BR10(b7-b4) have not been updated, the subchannel is re-transmitted as is. BR10(b7-b4) can be updated any time between the 5 ms interrupts. **NOTE:** BR10(b7) is the MSB of SC4 and BR10(b4) is the LSB. • SC5 to Loop (b3-b0) — This nibble is used for multiframing. These four bits correspond to subchannel 5 for transmission to the TE(s). When multiframing is enabled, the NT transmits the bits in BR10(b3-b0) as subchannel 5, in accordance with CCITT I.430, ETSI ETS 300012, and ANSI T1.605. BR10(b3-b0) is internally polled at the start of every multiframe (this occurs every 5 ms and the device can be programmed via NR4(b2) to give an interrupt at the start of every multiframe), and the contents are interpreted as subchannel 5. If multiframing is enabled and the contents of BR10(b3-b0) have not been updated, the subchannel is retransmitted as is. BR10(b3-b0) can be updated any time between the 5 ms interrupts. **NOTE:** BR10(b3) is the MSB of SC5 and BR10(b0) is the LSB. Register Description Reference ## 5.4.2.10 S/T-Interface BR11 | b7 | <i>b</i> 6 | b5 | b4 | b3 | b2 | b1 | ь0 | |------------------------------|------------------------------|---------------------|---------------------|---------------------|---------------------|--------------------------|-----------------------------------| | Do Not<br>React To<br>INFO 1 | Do Not<br>React To<br>INFO 3 | Rx INFO<br>State B1 | Rx INFO<br>State B0 | Tx INFO<br>State B1 | Tx INFO<br>State B0 | External S/T<br>Loopback | Transmit 96<br>KHz Test<br>Signal | | rw Figure 5-63. S/T-Interface BR11 Bit Definitions **Figure 5-63** names the bit fields in BR11. - **Do Not React to INFO 1 (b7)** This bit is only applicable to the IDL mode of operation. When this bit is 0, the part functions normally. When this bit is 1, the NT does not react to INFO 1 from the TE. (Note, however, that the NT gives an interrupt indicating a change in received information state.) Only when the NT clears this bit does it react to INFO 1. This feature is used in the NT in applications where it is necessary to delay activation of the S/T loop until the U link has reached its active state. - **Do Not React to INFO 3 (b6)** This bit is only applicable to the IDL mode of operation. When this bit is 0, the part functions normally. When this bit is 1, the NT does not react to INFO 3 from the TE (this INFO 3 from the TE being the response of the TE to INFO 2 from the NT). Only when the NT resets this bit does it react to INFO 3. In the meantime, the NT continues to transmit INFO 2. This feature is used in the NT in applications where it is necessary to delay activation of the S/T loop until the U link has reached its active state. - Rx INFO State B1 and B0 (b5, b4) The MC145576 internally sets these bits to indicate the status of the received signal (i.e., it is INFO 0, 1, 3, or X, where INFO X is none of the above). An example of INFO X would be when it is receiving the 96 KHz test signal. Another example of INFO X would be where the transceiver is not receiving INFO 0, but it has not yet determined whether it is INFO 1 or 3. The codes corresponding to the different states are shown in Table 5-10. Table 5-10. Rx INFO State Codes | BR11(b5) | BR11(b4) | Receive Information State | | | |----------|----------|---------------------------|--|--| | 0 | 0 | INFO 0 | | | | 0 | 1 | INFO 1 | | | | 1 | 0 | INFO 3 | | | | 1 | 1 | INFO X | | | Tx INFO State B1 and B0 (b3, b2) – The MC145576 sets these bits internally to indicate the status of the transmitted signal (i.e., it is INFO 0, 1, 3, or X, where INFO X is none of the above). An example of INFO X would be when it is transmitting the 96 KHz test signal. The codes corresponding to the different states is shown in Table 5-11. | BR11(b3) | BR11(b2) | Receive Information State | |----------|----------|---------------------------| | 0 | 0 | INFO 0 | | 0 | 1 | INFO 2 | | 1 | 0 | INFO 4 | | 1 | 1 | INFO X | Table 5-11. Tx INFO State Codes - External S/T Loopback (b1) When this bit is 0, the MC145576 functions normally. If the transmit pair is shorted to the receive pair while this bit is 1, the device performs an external or analog loopback. In an analog loopback, the device demodulates its own transmitted data. The transceiver should have its activation procedures disabled (BR7(b7) = 1) and be configured for the IDL/GCI master mode (BR7(b3) = 1). This feature is useful for test purposes. In external loopback, the B1, B2, and D channels are looped back. - Transmit 96 KHz Test Signal (b0) When this bit is 0, the MC145576 functions normally. When this bit is 1, the device transmits a 96 KHz square wave test signal on TxP/TxN. This signal can be used for test purposes. This 96 KHz test signal qualifies as a *Transmit INFO X* state. Correspondingly, the MC145576 receiving the 96 KHz test signal is in the *Receive INFO X* state. This bit is cleared by either a software or hardware reset or in the Return to Normal mode (NR0(b0) = 1). Before setting BR11(b1) to 1, the S/T-Interface should be out of Sleep mode (NR6(b1) = 1). **NOTE:** In GCI mode, this bit is ORed with the PULSE1 signal. Register Description Reference #### **5.4.2.11 S/T-Interface BR12** | b7 | b6 | b5 | b4 | b3 | b2 | b1 | ь0 | |---------------------|---------------------|-----------------|-------------------|--------------------|--------------------|---------------------|---------------------| | NT Term<br>Disabled | Stop/Go<br>Disabled | ARU<br>Disabled | Overlay<br>Enable | Enable B1<br>Input | Enable B2<br>Input | Enable B1<br>Output | Enable B2<br>Output | | rw | rw rw | Figure 5-64. S/T-Interface BR12 Bit Definitions **Figure 5-64** names the bit fields in BR12. **NT Terminal Mode Disabled (b7)** – When this bit is 0, the MC145576 operates in NT Terminal mode. When this bit is 1, the MC145576 operates in TDM mode if OR6(b4) = 0 or in TSA mode if OR6(b4) = 1. OR6(b4) has no effect if BR12(b7) = 0. - **Stop/Go Disabled (b6)** This bit is only used in GCI NT Terminal mode using a 2.068 MHz clock. In this mode, the S/G bit provides the availability of the D channel on the S/T loop. If the bit is 1, the D channel is not available (Stop). If the bit is 0, the D channel is available (Go). When BR12(b6) = 1, the S/G bit is not available on the GCI frame. - **ARU Disable (b5)** When this bit is 0, the MC145576 functions normally. When the U-Interface is not active, writing a 1 to this bit disables the Activate Request for the U-Interface input signal (pin 10). - **Overlay Enable (b4)** When this bit is 0, the MC145576 functions normally. When this bit is 1, the S/T-Interface substitutes Overlay Registers OR0-OR7 for BR0-BR7. This bit is reset by both hardware and software resets. NOTE: BR0-BR1 are not listed in the descriptions in this section because the Byte Register locations are reserved except when the Overlay Registers are enabled. - **Enable B1 Input (b3)** In NT Terminal mode, this bit controls the input of the B1 channel from the DIN pin. When BR12(b3) is 1, the B1 channel coming from the DIN pin into the MC145576 is transferred to the U-Interface. - Enable B2 Input (b2) In NT Terminal mode, this bit controls the input of the B2 channel from the DIN pin. When BR12(b2) is 1, the B2 channel coming from the DIN pin into the MC145576 is transferred to the U-Interface. - **Enable B1 Output (b1)** In NT Terminal mode, this bit controls the output of the B1 channel to the DOUT pin. When BR12(b1) is 0, the DOUT pin outputs 1s on the B1 channel (or is high impedance if S/T-OR6(b0) = 1). When BR12(b1) is 1, the B1 channel coming from the U-Interface is directed to the DOUT pin. - **Enable B2 Output (b0)** In NT Terminal mode, this bit controls the output of the B2 channel to the DOUT pin. When BR12(b0) is 0, the DOUT pin outputs 1s on the B2 channel (or is high impedance if S/T-OR6(b0) = 1). When BR12(b0) is 1, the B2 channel coming from the U-Interface is directed to the DOUT pin. # **5.4.3** S/T Overlay Registers The overlap map is enabled by setting the enable bit BR12(b4). The Overlay Registers then replace the Byte registers BR0 to BR7 as described below. The reverse action is achieved by clearing the enable bit BR12(b4). These Overlay Registers are available in SCP mode only. | Reg. | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | | |------|-------------------------------------|------------------|-----------------|--------------------|-----------------|-----------|------------|----------------------------------|--|--|--| | OR0 | DIN B1 Channel Timeslot Bits (7–0) | | | | | | | | | | | | OR1 | DIN B2 Channel Timeslot Bits (7–0) | | | | | | | | | | | | OR2 | DIN D Channel Timeslot Bits (7–0) | | | | | | | | | | | | OR3 | DOUT B1 Channel Timeslot Bits( 7–0) | | | | | | | | | | | | OR4 | | | DOU | T B2 Channe | el Timeslot Bit | s( 7–0) | | | | | | | OR5 | | | DOL | JT D Channe | l Timeslot Bits | s( 7–0) | | | | | | | OR6 | TSA B1<br>Enable | TSA B2<br>Enable | TSA D<br>Enable | TSA Mode<br>Enable | reserved | reserved | reserved | IDL DOUT<br>Open drain<br>Enable | | | | | OR7 | reserved | B1 U Int | B2 U Int | D U Int | reserved | B1S/T Int | B2 S/T Int | D S/T Int | | | | Figure 5-65. S/T Overlay Register Map Figure 5-66. DIN and DOUT Internal Routing in Timeslot Assigner Mode Register Description Reference #### 5.4.3.1 S/T-Interface OR0 | b7 | b6 | b5 | b4 | <i>b</i> 3 | b2 | b1 | b0 | | | | |----|------------------------------------|----|----|------------|----|----|----|--|--|--| | | DIN B1 Channel Timeslot Bits (7–0) | | | | | | | | | | | | | | | | | | | | | | Figure 5-67. S/T-Interface OR0 Bit Definitions **Figure 5-67** names the bit fields in OR0. These bits are: **DIN B1 Channel Timeslot (b7-b0)** – This register allows the B1 channel timeslot input to the Din input of the S/T-Interface to be allocated 1 of 256 start points, corresponding to each 2-bit boundary defined by the DCL clock. The default value for OR0 is \$00. #### 5.4.3.2 S/T-Interface OR1 Figure 5-68. S/T-Interface OR1 Bit Definitions **Figure 5-68** names the bit fields in OR1. These bits are: DIN B2 Channel Timeslot (b7-b0) – This register allows the B2 channel timeslot input to the Din input of the S/T-Interface to be allocated 1 of 256 start points, corresponding to each 2-bit boundary defined by the DCL clock. The default value for OR1 is \$00. ## 5.4.3.3 S/T-Interface OR2 Figure 5-69. S/T-Interface OR2 Bit Definitions **Figure 5-69** names the bit fields in OR2. These bits are: **DIN D Channel Timeslot (b7-b0)** – This register allows the D channel timeslot input to the Din input of the S/T-Interface to be allocated 1 of 256 start points, corresponding to each 2-bit boundary defined by the DCL clock. The default value for OR2 is \$00. ## 5.4.3.4 S/T-Interface OR3 Figure 5-70. S/T-Interface OR3 Bit Definitions **Figure 5-70** names the bit fields in OR3. These bits are: • **DOUT B1 Channel Timeslot (b7-b0)** — This register allows the B1 channel timeslot output from the Dout output of the S/T-Interface to be allocated 1 of 256 start points, corresponding to each 2-bit boundary defined by the DCL clock. The default value for OR3 is \$00. #### 5.4.3.5 S/T-Interface OR4 Figure 5-71. S/T-Interface OR4 Bit Definitions Figure 5-71 names the bit fields in OR4. These bits are: • DOUT B2 Channel Timeslot (b7-b0) — This register allows the B2 channel timeslot output from the Dout output of the S/T-Interface to be allocated 1 of 256 start points, corresponding to each 2-bit boundary defined by the DCL clock. The default value for OR4 is \$00. ## 5.4.3.6 S/T-Interface OR5 Figure 5-72. S/T-Interface OR5 Bit Definitions **Figure 5-72** names the bit fields in OR5. These bits are: • **DOUT D Channel Timeslot (b7-b0)** — This register allows the D channel timeslot output from the Dout output of the S/T-Interface to be allocated 1 of 256 start points, corresponding to each 2-bit boundary defined by the DCL clock. The default value for OR5 is \$00. **NOTE:** To validate the signal sent by the pin TDCLK (pin 44), the D channel timeslot programmed in OR5 should be different from the B1 and B2 channel timeslots programmed in OR3 and OR4, even if the B1 and B2 timeslots are not enabled. Register Description Reference register Description Reference #### 5.4.3.7 S/T-Interface OR6 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | |------------------------|------------------------|-----------------------|--------------------------|----------|----------|----------|----------------------------------------| | TSA B1<br>Enable<br>rw | TSA B2<br>Enable<br>rw | TSA D<br>Enable<br>rw | TSA Mode<br>Enable<br>rw | reserved | reserved | reserved | IDL DOUT<br>Open Drain<br>Enable<br>rw | Figure 5-73. S/T-Interface OR6 Bit Definitions **Figure 5-34** names the bit fields in OR6. These bits are: - Control Register, TSA B1 Enable (b7) This bit is used to enable the B1 channel in IDL timeslot mode. The B1 timeslot is defined through the OR0 and OR3 registers. Whenever TSA is enabled for timeslot mode, all channels enter timeslot mode. If in timeslot mode and TSA B1 enable is a 0, then the B1 channel is not present on DOUT, and the transmit data on the S/T-Interface is forced to all 1s and the DOUT output from the S/T-Interface is high impedance. - Control Register, TSA B2 Enable (b6) This bit is used to enable the B2 channel in IDL timeslot mode. The B2 timeslot is defined through OR1 and OR4 registers. Whenever TSA is enabled for timeslot mode, all channels enter timeslot mode. If in timeslot mode and TSA B2 enable is a 0, then the B2 channel is not present on DOUT, and the transmit data on the S/T-Interface is forced to all 1s and the DOUT output from the S/T-Interface is high impedance. - Control Register, TSA D Enable (b5) This bit is used to enable the D channel in IDL timeslot mode. The D timeslot is defined through the OR2 and OR5 registers. Whenever TSA is enabled for timeslot mode, all channels enter timeslot mode. If in timeslot mode and TSA D enable is a 0, then the D channel is not present on DOUT, and the transmit data on the S/T-Interface is forced to all 1s and the DOUT output from the S/T-Interface is high impedance. - Control Register, TSA Mode Enable (b4) This bit is used to enable the IDL Timeslot Assigned mode of both the U- and S/T-Interfaces. This bit has no effect if BR12(b7) = 0. - **DOUT Open Drain (b0)**—This bit configures the DOUT pin as an open drain when set to a 1. When this bit = 0, the DOUT pin goes to high impedance between B and D channels. **NOTE:** Whenever bit b7, b6, or b5 is enabled, the MC145576 enters TSA mode, but to validate the TSA mode for the U-Interface, OR6(b4) should always be set to 1. Register Description Reference # Freescale Semiconductor, Inc. ## 5.4.3.8 S/T-Interface OR7 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | |----------|--------------------|--------------------|-------------------|----------|----------------------|----------------------|---------------------| | Reserved | B1 U-<br>Interface | B2 U-<br>Interface | D U-<br>Interface | Reserved | B1 S/T-<br>Interface | B2 S/T-<br>Interface | D S/T-<br>Interface | | | rw | rw | rw | | rw | rw | rw | Figure 5-74. S/T-Interface OR7 Bit Definitions Figure 5-34 names the bit fields in OR7. These bits are: - **B1 U-Interface (b6)** This bit selects the location of the B1 channel to be transferred to the U loop. If OR7(b6) is 0, the B1 channel from the DIN pin is selected. If OR7(b6) is 1, the B1 channel from the Dout of the S/T-Interface is selected. The default value for OR7(b6) is 0. - **B2 U-Interface (b5)** This bit selects the location of the B2 channel to be transferred to the U loop. If OR7(b5) is 0, the B2 channel from the DIN pin is selected. If OR7(b5) is 1, the B2 channel from the Dout of the S/T-Interface is selected. The default value for OR7(b5) is 0. - **D U-Interface (b4)** This bit selects the location of the D channel to be transferred to the U loop. If OR7(b4) is 0, the D channel from the DIN pin is selected. If OR7(b4) is 1, the D channel from the Dout of the S/T-Interface is selected. The default value for OR7(b4) is 0. - **B1 S/T-Interface (b2)** This bit selects the location of the B1 channel to be transferred to the S/T loop. If OR7(b2) is 0, the B1 channel from the DIN pin is selected. If OR7(b2) is 1, the B1 channel from the Dout of the U-Interface is selected. The default value for OR7(b2) is 0. - **B2 S/T-Interface (b1)** This bit selects the location of the B2 channel to be transferred to the S/T loop. If OR7(b1) is 0, the B2 channel from the DIN pin is selected. If OR7(b1) is 1, the B2 channel from the Dout of the U-Interface is selected. The default value for OR7(b1) is 0. - **D S/T-Interface (b0)** This bit selects the location of the D channel to be transferred to the S/T loop. If OR7(b0) is 0, the D channel from the DIN pin is selected. If OR7(b0) is 1, the D channel from the Dout of the U-Interface is selected. The default value for OR7(b0) is 0. Register Description Reference 6 # **SCP Mode Device Functionality** #### 6.1 Introduction The MC145576 is equipped with an industry standard Serial Control Port Interface (SCP). The serial control is used by an external controller, such as an MC68HC05 family microcontroller, or MC68302 Integrated Multiprotocol Processor, to communicate with the MC145576. The SCP is a full duplex four-wire interface with control and status information passed to and from the MC145576. The serial control port consists of a transmit output (SCP\_TX), a receive input (SCP\_RX), a data clock (SCP\_CLK), and two enable signals (SCP\_EN-U and SCP\_EN-T). The two separate enables allow simplified access to the U-Interface or the S/T-Interface portions of the MC145576 and they govern when this access occurs and with which part of the circuit, U-interface or S/T interface. The signal clock SCPCLK, determines the rate of exchange of data in both the transmit and receive directions. The four wire SCP interface is supplemented with one interrupt request line, SCP\_IRQ, for external microcontroller notification of an event requiring service. The operation and configuration of the MC145576 is controlled by setting the state of its internal control registers and monitoring its status registers. A complete register map and detailed register descriptions are provided in Section 5. ### 6.2 Serial Control Port Mode In SCP mode, access to the U and S/T registers is enabled separately by $\overline{\text{SCPEN-U}}$ for the U-interface and $\overline{\text{SCPEN-T}}$ for the S/T-interface. Data transfer uses the SCPCLK, SCPTX, and SCPRX signal lines. In general, each SCP operation begins with assertion of the appropriate enable signal. The first received bit is the Read/Write (R/ $\overline{\text{W}}$ ) bit that determines whether the operation is a read (pulled high = 1) or a write (pulled low = 0). The next three bits in sequence define whether the selected register is a specific Nibble Register (U-NR0–5 or S/T-NR0–6), the U-Interface R6, or a byte register operation (the bits are all high = 111). Specific operations are defined in the following sections. There are three types of SCP register access operations: - Nibble Register (U-Interface and S/T-Interface) - R6 Register (U-Interface only) - Byte Register (U-Interface and S/T-Interface) **NOTE:** The Overlay Registers replaced the Byte Registers and are accessed through the Byte Register locations when they are overlayed. ### **6.2.1 Nibble Register Operation** The 4-bit Nibble Registers are accessed via an 8-bit SCP interface operation, as shown in **Figure 6-1** (write) and **Figure 6-2** (read). The first bit on SCPRX after assertion of the enable signal is the Read/Write $(R/\overline{W})$ bit. This is followed by a 3-bit register field (A2–A0) that selects a specific Nibble Register or indicates a Byte Register operation. For a write operation, the 4-bit data word (D3–D0) follows. For a read operation, the 4-bit data word (D3–D0) follows on the SCPTX pin. **Table 6-1** and **Table 6-2** summarize Nibble Register operation bit values. Figure 6-1. SCP U-NR0–5 or S/T-NR0–6—Write Operation Figure 6-2. SCP U-NR0-5 or S/T-NR0-6—Read Operation Table 6-1. U-Interface SCP Nibble Operations | R/W | A2 | <b>A</b> 1 | A0 | | Data | Bits | | Comment | |-----|----|------------|----|----|------|------|----|-------------| | 0 | 0 | 0 | 0 | d3 | d2 | d1 | d0 | U-NR0 Write | | 0 | 0 | 0 | 1 | d3 | d2 | d1 | d0 | U-NR1 Write | | 0 | 0 | 1 | 0 | d3 | d2 | d1 | d0 | U-NR2 Write | | 0 | 0 | 1 | 1 | d3 | d2 | d1 | d0 | U-NR3 Write | | 0 | 1 | 0 | 0 | d3 | d2 | d1 | d0 | U-NR4 Write | | 0 | 1 | 0 | 1 | d3 | d2 | d1 | d0 | U-NR5 Write | | 1 | 0 | 0 | 0 | х | х | х | х | U-NR0 Read | | 1 | 0 | 0 | 1 | х | х | х | х | U-NR1 Read | | 1 | 0 | 1 | 0 | х | х | х | х | U-NR2 Read | | 1 | 0 | 1 | 1 | х | х | х | х | U-NR3 Read | | 1 | 1 | 0 | 0 | х | х | х | х | U-NR4 Read | | 1 | 1 | 0 | 1 | х | х | х | х | U-NR5 Read | Table 6-2. S/T-Interface SCP Nibble Operations | R/W | A2 | <b>A</b> 1 | Α0 | | Data | Bits | | Comment | |-----|----|------------|----|----|------|------|----|---------------| | 0 | 0 | 0 | 0 | d3 | d2 | d1 | d0 | S/T-NR0 Write | | 0 | 0 | 0 | 1 | d3 | d2 | d1 | d0 | S/T-NR1 Write | | 0 | 0 | 1 | 0 | d3 | d2 | d1 | d0 | S/T-NR2 Write | | 0 | 0 | 1 | 1 | d3 | d2 | d1 | d0 | S/T-NR3 Write | | 0 | 1 | 0 | 0 | d3 | d2 | d1 | d0 | S/T-NR4 Write | | 0 | 1 | 0 | 1 | d3 | d2 | d1 | d0 | S/T-NR5 Write | | 0 | 1 | 1 | 0 | d3 | d2 | d1 | d0 | S/T-NR6 Write | | 1 | 0 | 0 | 0 | х | х | х | х | S/T-NR0 Read | | 1 | 0 | 0 | 1 | х | х | х | х | S/T-NR1 Read | | 1 | 0 | 1 | 0 | х | х | х | х | S/T-NR2 Read | Table 6-2. S/T-Interface SCP Nibble Operations (Continued) | R/W | A2 | A1 | A0 | | Data | Bits | | Comment | |-----|----|----|----|---|------|------|---|---------------| | 1 | 0 | 1 | 1 | х | х | х | х | S/T-NR3 Read | | 1 | 1 | 0 | 0 | х | х | х | х | S/T-NR4 Read | | 1 | 1 | 0 | 1 | х | х | х | х | S/T-NR5 Read | | 1 | 1 | 0 | 1 | х | х | х | х | S/T-NR6 Write | ### 6.2.2 R6 Register Operation The 12-bit R6 register can be accessed with two sequential 8-bit SCP interface operations or a single 16-bit operation. In the first case, shown in **Figure 6-3** and **Figure 6-4**, the second 8-bit operation accesses the last 8 data bits (D7–D0) as shown. A single 16-bit operation is shown in **Figure 6-5** and **Figure 6-6**. See the R6 description in **Section 5.3.2** for correspondence between the ANSI defined *EOC* bits and the data bits transferred over the SCP interface. **Table 6-3** summarizes the R6 operation bit values. Figure 6-3. SCP EOC Register R6 Write Operation Using Double 8-Bit Transfer Figure 6-4. SCP EOC Register R6 Read Operation Using Double 8-Bit Transfer Figure 6-5. SCP EOC Register R6 Write Operation Using Single 16-Bit Transfer Figure 6-6. SCP EOC Register R6 Read Operation Using Single 16-Bit Transfer Table 6-3. U-Interface SCP R6 Operations | R/W | <b>A2</b> | <b>A1</b> | A0 | | | | | | Data | Bits | i | | | | | Comment | |-----|-----------|-----------|----|-----|---------------------------------------|---|---|---|------|------|---|---|---|---|---|-----------| | 0 | 1 | 1 | 0 | d11 | d11 d10 d9 d8 d7 d6 d5 d4 d3 d2 d1 d0 | | | | | | | | | | | | | 1 | 1 | 1 | 0 | х | X | X | Х | Х | Х | х | х | X | X | X | Х | U-R6 Read | ### **6.2.3 Byte Register Operation** After the appropriate SCPEN signal is asserted low (for U-Interface or S/T-Interface), if the SCPRX signal is held high for 3 clocks after the R/W bit, the chip begins a Byte Register operation. The next four bits select the specified Byte Register. As shown in **Figure 6-7** and **Figure 6-8**, this can be a 2-byte operation in which the second 8-bit operation transfers the data word (D7–D0). Alternately, a Byte Register can be accessed using a single 16-bit operation, as shown in **Figure 6-9** and **Figure 6-10**. Figure 6-7. SCP Byte Register Write Operation Using Double 8-Bit Transfer Figure 6-8. SCP Byte Register Read Operation Using Double 8-Bit Transfer Figure 6-9. SCP Byte Register Write Operation Using Single 16-Bit Transfer Figure 6-10. SCP Byte Register Read Operation Using Single 16-Bit Transfer Table 6-4. SCP U-Interface Byte Operations | | | E | ЗҮТ | E 1 | | | | BYTE 2 | | | | | | | | Comment | |-----|----|-----|-----|-----|-----------|------------|----|-------------------------|----|----|----|-----|----|----|-------------|-------------| | R/W | BR | Sel | ect | А3 | <b>A2</b> | <b>A</b> 1 | A0 | | | | Da | ata | | | | Comment | | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | U-BR0 Write | | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | U-BR1 Write | | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | U-BR2 Write | | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | U-BR3 Write | | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | U-BR4 Write | | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | U-BR5 Write | | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | U-BR6 Write | | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | U-BR7 Write | | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | U-BR8 Write | | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | d7 d6 d5 d4 d3 d2 d1 d0 | | | | | | | U-BR9 Write | | SCP Mode Device Functionality Table 6-4. SCP U-Interface Byte Operations (Continued) | | | E | ЗҮТ | E 1 | | | | | | | BY1 | ΓE 2 | | | | Comment | |-----|----|-----|-----|-----|-----------|-----------|----|----|----|----|-----|------|----|----|----|--------------| | R/W | BR | Sel | ect | А3 | <b>A2</b> | <b>A1</b> | A0 | | | | Da | ata | | | | Comment | | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | U-BR10 Write | | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | U-BR11 Write | | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | U-BR12 Write | | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | U-BR13 Write | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | U-BR14 Write | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | U-BR15 Write | | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | х | х | х | х | х | х | х | х | U-BR0 Read | | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | х | х | х | х | х | х | х | х | U-BR1 Read | | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | х | х | х | Х | х | х | Х | х | U-BR2 Read | | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | х | х | х | х | х | х | х | х | U-BR3 Read | | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | х | х | х | х | х | х | х | х | U-BR4 Read | | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | х | х | х | х | х | х | х | x | U-BR5 Read | | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | х | х | х | Х | х | х | Х | х | U-BR6 Read | | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | х | х | х | х | х | х | х | х | U-BR7 Read | | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | х | х | х | х | х | х | х | х | U-BR8 Read | | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | х | х | х | х | х | х | х | х | U-BR9 Read | | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | х | х | х | х | х | х | х | х | U-BR10 Read | | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | х | х | Х | Х | х | х | Х | х | U-BR11 Read | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | х | х | х | Х | х | х | Х | х | U-BR12 Read | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | х | х | х | х | х | х | х | х | U-BR13 Read | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | х | х | х | х | х | х | х | х | U-BR14 Read | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | х | х | х | х | х | х | х | х | U-BR15 Read | Table 6-5. SCP S/T-Interface Byte Operations | | | ı | ЗҮТ | E 1 | | | | BYTE 2 | | | | | | | | Comment | | | |-----|---|---|-----|-----|---|---|---|--------|----|----|----|-----|----|----|----|---------------|--|--| | R/W | | | | | | | | | | | Da | ıta | | | | - Comment | | | | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | S/T-BR0 Write | | | | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | S/T-BR1 Write | | | | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | S/T-BR2 Write | | | | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | S/T-BR3 Write | | | | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | S/T-BR4 Write | | | | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | S/T-BR5 Write | | | | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | S/T-BR6 Write | | | | <b>Table 6-5.</b> S | SCP S/T-Interface | Byte Operations | (Continued) | |---------------------|-------------------|-----------------|-------------| |---------------------|-------------------|-----------------|-------------| | | | E | ЗҮТ | E 1 | | | | | | | BY1 | ΓE 2 | | | | Comment | |-----|----|-----|-----|-----|-----------|------------|----|----|----|----|-----|------|----|----|----|----------------| | R/W | BR | Sel | ect | А3 | <b>A2</b> | <b>A</b> 1 | A0 | | | | Da | ata | | | | Comment | | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | S/T-BR7 Write | | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | S/T-BR8 Write | | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | S/T-BR9 Write | | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | S/T-BR10 Write | | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | S/T-BR11 Write | | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | S/T-BR12 Write | | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | х | х | х | х | х | х | x | х | S/T-BR0 Read | | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | X | x | х | х | х | x | x | x | S/T-BR1 Read | | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | х | х | х | х | х | х | x | х | S/T-BR2 Read | | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | х | х | х | х | х | х | x | х | S/T-BR3 Read | | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | X | x | х | х | х | x | x | x | S/T-BR4 Read | | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | х | х | х | х | х | х | x | х | S/T-BR5 Read | | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | х | х | х | х | х | х | x | х | S/T-BR6 Read | | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | X | x | х | х | х | x | x | x | S/T-BR7 Read | | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | х | х | х | х | х | х | x | х | S/T-BR8 Read | | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | х | х | х | х | х | x | x | х | S/T-BR9 Read | | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | х | х | х | х | х | x | x | х | S/T-BR10 Read | | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | х | х | х | х | х | x | x | х | S/T-BR11 Read | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | х | х | х | х | х | x | x | х | S/T-BR12 Read | # **6.3 Signal Descriptions** There are six signals that constitute the SCP bus: - SCP Tx - SCP Rx - SCPCLK - SCPEN-U - SCPEN-T - ĪRQ A description of each signal follows. SCP Mode Device Functionality #### **6.3.1** SCP Tx SCP Tx is used to output control, status, and data information from the MC145576 S/T-interface or U-interface, depending on which is enabled. The data is output in either 4-bit nibble (during a Nibble Register read) or 8-bit byte groupings (during a Byte Register read). Data is shifted out on SCP Tx on the falling edges of SCPCLK, Most Significant Bit first. In a Nibble Register read transaction, the fourth rising edge of SCPCLK after the enable signal (SCPEN-U or SCPEN-T) goes low shifts the Least Significant Bit of the 3-bit nibble address into the MC145576. The following falling edge of SCPCLK shifts out the Most Significant Bit of the selected Nibble Register and takes SCP Tx out of the high-impedance state. The next three falling edges of SCPCLK shift out the other three bits of the selected Nibble Register. When the Least Significant Bit has been shifted out, the enable signal (SCPEN-U or SCPEN-T) should be returned high. This action returns SCP Tx to a high-impedance state. In a Byte Register read transaction, the eighth rising edge of SCPCLK after the enable signal (SCPEN-U or SCPEN-T) goes low shifts in the Least Significant Bit of the 4-bit byte address. The following falling edge of SCPCLK (provided SCPEN-U or SCPEN-T is still low) shifts out the Most Significant Bit of the selected Byte Register and takes SCP Tx out of high impedance. The next seven falling edges of SCPCLK shift out the remaining seven bits of the selected Byte Register. When the Least Significant Bit has been shifted out, the enable signal (SCPEN-U or SCPEN-T) should be returned high. This action returns SCP Tx to a high-impedance state. ### 6.3.2 SCP Rx SCP Rx is used to input control, status, and data information to the S/T-interface or U-interface, depending on which is enabled. Data is shifted into the device on rising edges of SCPCLK. The format for the input of data is as follows: the first bit is the R/W bit (1 = read, 0 = write). This bit selects the operation to be performed on the selected registers within the enabled interface. The next three bits address one of eight specific nibble registers within the enabled interface on which the read or write operation is to be performed. The address bits are shifted in Most Significant Bit first. The last four bits are either the data bits (Most Significant Bit first) written to the selected Nibble Register (NR0–NR6 for the S/T-interface or NR0–NR5 or R6 for the U-interface), or, are the four additional address bits used when addressing Byte Registers. These address bits select one of the sixteen byte-wide registers (which are accessed during the next eight cycles of the SCPCLK or a second 8-bit access). SCP Rx is ignored when data is being shifted out on SCP Tx, or when the enable signals SCPEN-U and SCPEN-T are high. #### 6.3.3 SCPCLK This is an input to the device used for controlling the rate of transfer of data into and out of the SCP. Data is shifted into the part from SCP Rx on rising edges of SCPCLK. Data is shifted out of the part on SCP Tx on falling edges of SCPCLK. SCPCLK can be any frequency up to 4.096 MHz. An SCP transaction occurs when SCPEN-U or SCPEN-T is brought low. **NOTE:** SCPCLK is ignored when SCPEN-U and SCPEN-T are both high. ### 6.3.4 **SCPEN-U** This signal, when held low, selects the SCP for the transfer of control, status, and data information into and out of the MC145576 U-interface. SCPEN-U should be held low for 8 or 16 periods of the SCPCLK signal, in order for information to be transferred into or out of the U-interface. The phase relationship of SCPEN-U, with respect to SCPCLK, is as shown in **Figure 6-1** through **Figure 6-10** inclusive. The transition of SCPEN-U going high aborts any SCP operation in progress, and forces the SCP Tx pin into the high-impedance state. #### **6.3.5 SCPEN-T** This signal, when held low, selects the SCP for the transfer of control, status, and data information into and out of the MC145576 S/T-interface. SCPEN-T should be held low for 8 or 16 periods of the SCPCLK signal, in order for information to be transferred into or out of the S/T-interface. The phase relationship of SCPEN-T, with respect to SCPCLK, is as shown in **Figure 6-1** through **Figure 6-10** inclusive. The transition of SCPEN-T going high aborts any SCP operation in progress, and forces the SCP Tx pin into the high-impedance state. ### 6.3.6 **IRQ** IRQ is an open drain output to the device used for indicating that an interrupt condition exists. This pin is normally pulled high by an external resistor. When this pin goes low, it indicates a read operation of the interrupt status registers (U NR3 and S/T NR3) is required. ## 6.4 SCP Independence from Crystal The MC145576 operates with a 20.48 MHz crystal frequency. Details of the crystal circuit can be found in **Appendix B**. The SCP operates independently of the 20.48 MHz crystal (i.e., the SCP can be accessed in the presence or absence of the 20.48 MHz input). ## Freescale Semiconductor, Inc. SCP Mode Device Functionality \_\_\_\_ ### 6.5 SCP Slave Mode The SCP in the MC145576 always operates in SCP Slave Mode. The SCP Slave Mode is defined as having SCPCLK, SCPEN-U, and SCPEN-T as inputs to the device. Thus, any device that communicates with the MC145576 via the SCP must be able to operate in SCP Master Mode in which SCPCLK, SCPEN-U, and SCPEN-T are outputs. # **IDL Interface Mode Device Functionality** ### 7.1 Introduction The Interchip Digital Link (IDL) is a four-wire interface used for full-duplex communication on the board level between ICs. The interface consists of a transmit path (DOUT), a receive path (DIN), and associated clock (DCL), and a synchronizing (sync) signal (FSC). The clock determines the rate at which data is exchanged in both the transmit and receive directions. The sync signal controls when the exchange takes place. Three channels of date are exchanged every 8 KHz: two 64 Kbps B channels and one 16 Kbps D channel used for full duplex communication between the LT and the TE. ## 7.2 Signal Descriptions As noted in the introduction, there are four signals (with corresponding IC pins) used by the IDL interface: - **DOUT** This is the serial data output signal. The data format is mode dependent. - **DIN**—This is the serial data input signal. The data format is mode dependent. - DCL—This is the bit clock output to the serial interface. The clock is continuous and the edges are synchronous to the frame sync signal. The clock rate can be selected (via the CLK\_SEL pin) to be 2.048 MHz (CLK\_SEL pulled high) or 512 KHz (CLK\_SEL pulled low). The recovered timing is conveyed over DCL by adjusting the width of the clock. The adjustment is made by the internal PLL and occurs during two consecutive 8 KHz frames once per U-interface basic frame. The adjustment consists of adding or subtracting a single 20.48 MHz clock period during the high time of DCL. Since this occurs during two consecutive 8 KHz frames, the total adjustment is ± 97 ns once every basic frame. - FSC—This output signal is used to synchronize all serial interface events. The signal is periodic at 8 KHz and is either phase locked to the signal received from the U frame when the U-interface is activated or from the crystal when the U-interface is deactivated. FSC is high for one cycle of the DCL clock with its rising edge aligned with the rising edge of the DCL clock. **NOTE:** The IDL interface is always the master (i.e., the FSC and DCL signals are outputs from the device). IDL Interface Mode Device Functionality ### CAUTION For all IDL modes of operation described in **Section 7.3** through **Section 7.5**, the U Interface must be configured in Power Down Mode (i.e., U-NR0(b2) = 1) after the MC145576 is initialized. If SCP access to the U interface is required later when it is in Power Down Mode (i.e., U loop is not activated), it is necessary to wake up the interface (i.e., make U-NR0(b2) = 0). Then, when the interface is awake, all the U interface registers are accessible. After register operations are completed, put the interface back into Power Down Mode (i.e., make U-NR0(b2) = 1). ### 7.3 IDL Terminal Mode In this mode the IDL Interface operates as a Terminal connection to the MC145576. The 2B+D data is passed transparently between the U-interface and S/T-interface portions of the MC145576 in both the upstream (towards the LT) and downstream (towards the TE). The IDL interface allows 2B+D data to be transmitted/received into/from this data flow connection: - The 2B+D data that is output from the DOUT pin is simply the 2B+D data that is being sent downstream from the LT to the TE. - The 2B+D data that is input to the DIN pin is combined with the 2B+D data that is being sent upstream from the TE to the LT. - The combination of the two 2B+D data streams is achieved as follows (see **Figure 7-1**): - The B-channel data input on DIN is ANDed with the B-channel being passed upstream towards the LT. There is no circuitry in the MC145576 that detects if there is a data collision occurring, this the domain of the layer 2/3 software to ensure that a TE and the NT Terminal, do not attempt to access the same B-channel at the same time (passive bus configuration at S/T-Interface). - Likewise the D-channel data input on DIN is ANDed with the D-channel data being passed upstream, however, in this case there is a collision detection function that will ensure that the two D-channels will not collide and corrupt each others. This is accomplished by providing three pins that are used to monitor and enable the D-channel access by the Terminal Interface. These pins are DREQUEST, DGRANT and CLASS. Figure 7-1. Conceptual Diagram of Terminal Data Flow ### 7.3.1 Accessing the Channels in Terminal Mode This section describes the procedure for gaining access in Terminal Mode. When the terminal is inactive, the DREQUEST pin is held low. If the Terminal requires access to the D-channel, it must first pull the DREQUEST pin high. If another TE is already using the D-channel, the Terminal D-channel will be blocked. This is signified by the DGRANT output pin being held low. When the other TE completes its access, the DGRANT pin goes high, signalling to the Terminal that it can use the D-channel. D-channel data is then accepted on the DIN pin and passed upstream to the LT. When the access is in progress, the data is continually monitored to ensure that a data collision with a TE does not occur. This is achieved by comparing the D-channel data input to the DIN pin with the ANDed combination of that data and the D-Channel being sent upstream from a TE. If they are not the same, then either the TE or the Terminal stops transmitting, but never both. **NOTE:** The terminal that stops its transmission is the terminal with corrupted data. This ANDed D-channel data is also sent downstream to the TEs on the E-Channel allowing them to be aware that another TE or terminal is using the D-Channel. The CLASS input is used to set the message priority. To terminate the D-channel access, the DREQUEST must be driven low. This operation is in accordance with the method of TE D-channel access defined in the ETSI/ANSI specification (I.430). The data input to the DIN D-channel pin must be in LAPD format to ensure the correct operation of the access/collision circuitry. ## Freescale Semiconductor, Inc. IDL Interface Mode Device Functionality #### 7.3.2 S/T-Interface and Terminal Mode The D channel access mechanism (DGRANT and DREQUEST) is not available when the S/T-interface is in Absolute Min Power mode. Moreover, to transfer D data from the DIN pin to the U loop, the S/T-interface can not be in Sleep mode (to ensure this, set the Activation Request bit S/T-NR2(b3) to a 1 or set the Sleep Power Down Mode Disable bit S/T-NR6(b1) to a 1—see **Section 5.4.1.7** for additional information). During communication on the D channel between the IDL bus and the LT, the S/Tinterface should be in one of the following states: - Transmit INFO2 (i.e., no TE connected) - Fully activated (i.e., at least one TE is connected) - Transmit INFO0 and out of Sleep mode (i.e., Idle during which no TE connection is allowed) #### **Terminal Mode IDL Interface Timing** 7.3.3 When the MC145576 is configured in IDL mode (i.e., the IDL/GCI pin is pulled high), the default configuration after a hardware or software reset is NT Terminal 10-bit mode. In this mode, the IDL frame uses the format shown in Figure 7-2. Figure 7-2. NT Terminal IDL 10-Bit Mode When U-BR7(b0) is set to 1, the MC145576 is configured in NT Terminal 8-bit mode – see Section 5.3.3.8. In this mode, the IDL frame uses the format shown in Figure 7-3. Figure 7-3. NT Terminal IDL 8-Bit Mode By default, the B channels are disabled, both on DIN and DOUT. The can be enabled individually on both DIN and DOUT by writing to S/T-BR12(b3-b0) – see **Section 5.4.2.11** for more information. When the B1 or B2 channel is not enabled on DOUT, the pin outputs 1s during the appropriate timeslot, or is high impedance if S/T-OR6(b0) = 1. The D channel is always available on both DIN and DOUT. #### 7.4 TDM Mode TDM mode has no direct 2B+D data connection between the U and S/T portions of the MC145576. Instead, the 2B+D data channels are directed to the IDL Interface. There is no Terminal interface DREQUEST, DGRANT, or CLASS signal and no D-channel contention in operation with the downstream TEs. When connected to a *Smart Terminal*, the interface allows very flexible control of the individual data channels, enabling complex control configurations. **Figure 7-4** shows a conceptual diagram of TDM data flow. Figure 7-4. TDM Data Flow Conceptual Diagram ## Freescale Semiconductor, Inc. IDL Interface Mode Device Functionality When the MC145576 is configured in the IDL mode (i.e., the IDL/GCI pin is pulled high) and ST-BR12(b7) is set to 1, the configuration is TDM 10-bit mode. In this mode, the IDL frame uses the format shown in **Figure 7-5**. Figure 7-5. TDM IDL 10-Bit Mode When U-BR7(b0) is set to 1 and S/T-BR12(b7) is set to 1, the MC145576 is configured in the TDM 8-bit mode. In this mode, the IDL frame uses the format shown in **Figure 7-6**. Figure 7-6. TDM IDL 8-Bit Mode ### 7.5 TSA Mode In TSA mode, the full flexibility of the built-in Time Slot Assigners of the S/T and U Interfaces is available. In this mode, the individual data channels of the S/T interface can be enabled onto the IDL interface or be directed to take its data from the U-Interface. This mode is primarily intended for PABX applications where extremely flexible control of the data channels is required. With a DCL rate of 2.048 MHz, it is possible to allocate to each B and D channel one of the 128 timeslot start times corresponding to each 2-bit boundary. With a DCL rate of 512 KHz, as many as 32 timeslots are available. Timeslot 0 start time corresponds to the falling edge of the FSC signal. ### **CAUTION** To protect transmitted data, never program overlapping timeslots even if a timeslot is not enabled. The transmit and receive timeslot for a given B1, B2, or D channel can, however, be the same. Figure 7-7. TSA Data Flow Conceptual Diagram ### 7.5.1 TSA Mode IDL Interface Timing and Programming When the MC145576 is configured in IDL mode (i.e., the IDL/GCI pin is pulled high), S/T-BR12(b7) is set to 1, and S/T-OR(b4) is set to 1, the configuration is TSA mode. In this mode, the individual B and D channels for the transmit and received directions can be selected using OR0–5 of both the U and S/T registers. The data channels are enabled to the external IDL interface by setting the appropriate TSA enable bits in OR6 of both the U and S/T registers. Internal/External Data flow control is enabled for the individual data channels by OR7 of the S/T registers. ### 7.5.2 TSA Mode Example Operation of this mode is best described by aid of an example. Consider a Smart NT-Mini-PABX system where the card contains four codecs, as shown in **Figure 7-8**. Figure 7-8. Mini-PABX Block Diagram The codecs and the TEs are programmed for the timeslots shown in **Figure 7-9**. Figure 7-9. Timeslots Configuration The D channels from the LT (Du) and from the TEs (Ds) are routed on the IDL bus to be processed by the microprocessor (one HDLC controller is required per D channel). To facilitate access to the D channels, the MC145576 provides two gated clocks: DCLK-T for the D channel coming from the TEs and DCLK-U for the D channel coming from the LT. The B channel interconnections between the codecs, the TEs, and the LT are controlled by the microprocessor through the Overlay Registers of both the U and S/T registers. The following registers/bits remain unchanged regardless of the B channel interconnections: - **U-Interface** U-OR2 = \$04; U-OR5 = \$04; U-OR6(b5) = 1 - S/T-Interface -S/T-OR2 = \$09; S/T-OR5 = \$09; S/T-OR6(b5) = 1; S/T-OR6(b4) = 1 **Table 7-1** lists the registers/bits that change depending on the communications configuration. Table 7-1. Changed Registers/Bits in TSA Mode by Configuration | Configuration | U Registers | S/T Registers | |---------------------------------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------| | TE1 to LT and<br>TE2 to LT | OR6 = \$E0; OR0 = OR3 = \$12;<br>OR1 = OR4 = \$16 | OR6 = \$F0; OR0 = OR3 = \$12;<br>OR1 = OR4 = \$16; OR7 = \$66 | | Codec 1 to LT and<br>Codec 2 to LT | OR6 = \$E0; OR0 = OR3 = \$00;<br>OR1 = OR4 = \$05 | OR6 = \$30; OR0 = OR3 = \$12;<br>OR1 = OR4 = \$16; OR7 = \$00 | | TE2 to LT and<br>Codec 1 to LT | OR6 = \$E0; OR0 = OR3 = \$00;<br>OR1 = OR4 = \$16 | OR6 = \$70; OR0 = OR3 = \$12;<br>OR1 = OR4 = \$16; OR7 = \$22 | | TE1 to Codec 1 and<br>TE2 to Codec 3 <sup>1</sup> | OR6 = \$20 | OR6 = \$F0; OR0 = OR3 = \$00;<br>OR1 = OR4 = \$0A; OR7 = \$00 | | Codec 2 to TE1,<br>Codec 4 to TE2,<br>Codec 1 to LT, and<br>Codec 3 to LT | OR6 = \$E0; OR0 = OR3 = \$00;<br>OR1 = OR4 = \$0A | OR6 = \$F0; OR0 = OR3 = \$05;<br>OR1 = OR4 = \$0E; OR7 = \$00 | | TE1 to TE2 <sup>1</sup> | OR6 = \$20 | OR6 = \$30; BR3 = \$01; BR6 = \$50 | | Codec 1 to Codec 2 <sup>1</sup> | OR6 = \$20 | OR6 = \$F0; BR6 = \$05; OR0 = OR4 = \$00;<br>OR1 = OR3 = \$05; OR7 = \$00 | | Codec 1 to Codec 2,<br>Codec 3 to LT, and<br>TE1 to LT | OR6 = \$60; OR0 = \$00;<br>OR3 = \$05; OR1 = OR4 = \$0A | OR6 = \$F0; BR6 = \$05; OR0 = OR4 = \$00;<br>OR1 = OR3 = \$05; OR7 = \$44 | | Codec 1 to Codec 2,<br>Codec 3 to LT, and TE1<br>to TE2 | OR6 = \$E0; OR0 = OR3 = \$0E;<br>OR1 = OR4 = \$0A | OR6 = \$F0; BR3 = \$01;<br>BR6 = \$55; OR0 = OR4 = \$00;<br>OR1 = OR3 = \$05; OR7 = \$06 <sup>2</sup> | **Notes: 1.** When only internal calls are required (i.e., codec to codec, TE to TE, or TE to codec), it is not necessary to activate the U line. 2. When both S/T B1/B2 loopback and IDL B1/B2 loopback are used (i.e., S/T-BR6 = \$55), it is necessary to set S/T-OR7(b2, b1) bits to 1. #### 7.6 **NT Transmit Signal/FSC Phase Relationship** The S/T-interface on the MC145576 behaves as an IDL slave with FSC and DCL provided by the U-interface. The S/T-interface uses FSC to position its outbound waveform correctly. Thus, FSC and the transmitted signal on the S/T loop INFO2 and INFO4 are synchronous. The phase relationship of these signals is shown in **Figure 7-10** with a enlarged inset. Figure 7-10. Phase Relationship of the NT Transmit Signal Go to: www.freescale.com # **GCI Mode Device Functionality** #### 8.1 Introduction The General Circuit Interface (GCI) is a four-wire interface used for full-duplex communication between ICs at the board level. The interface consists of a transmit path (DOUT), a receive path (DIN), an associated clock (DCL), and a synchronizing (sync) signal (FSC). The clock determines the rate of exchange of data in both the transmit and receive directions, and the sync signal controls when this exchange is to take place. Three channels of data are exchanged every 8 KHz. These channels consist of two 64 kbps B channels and one 16 kbps D channel used for full duplex communication between the LT and TE. Two other channels are used to configure (Monitor channel) and control (C/I channel) the MC145576. **NOTE:** The GCI is always master (i.e., the FSC and DCL signals are outputs). ## 8.2 Signal Descriptions There are four signals (with corresponding IC pins) used by the GCI: - DOUT This is the serial data output for the GCI. This is an open drain output and must be pulled to V<sub>DD</sub> I/O through a resistor. The data format is mode dependent. - **DIN**—This is the serial data input signal for the GCI. The data format is mode dependent. - DCL This is the double bit clock output to the serial interface (i.e., two clocks per data bit). The recovered timing is conveyed over DCL by adjusting the width of the clock. The adjustment is made by the internal PLL and occurs during two consecutive 8 KHz frames once per U-interface basic frame. The adjustment consists of adding or subtracting a single 20.48 MHz clock period during the high time of DCL. Since this occurs during two consecutive 8 KHz frames, the total adjustment is ± 97 ns once every basic frame. - **FSC** This output signal is used to synchronize all serial interface events. The signal is periodic at 8 KHz and is either phase locked to the signal received from the U frame when the U-interface is activated or from the crystal when the U-interface is deactivated. FSC is high for two cycles of the DCL clock with its rising edge aligned with the rising edge of the DCL clock. #### **GCI Frame Structure** 8.3 The GCI interface supports two types of frame formats: the single GCI channel and the multiplexed GCI channel formats. A single GCI channel has the following subchannels: two B channels, Monitor channel, ISDN D channel, Command/Indicate channel, and A and E bits, as shown in Figure 8-1. This section discusses the single channel format. The multiplexed GCI channel operation is discusses in **Section 8.5**. Figure 8-1. GCI Frame Structure The two B channels are used to convey customer data between the MC145576 and other GCI devices. The Monitor channel bits are used to convey register and maintenance information between the MC145576 and other GCI devices. The D bits carry the ISDN basic access D channel. The Command/Indicate bits are used for activation and deactivation of the MC145576 and for control functions. The A and E bits are used as handshake signals during the transfer of monitor channel messages. A multiplexed GCI frame contains four GCI frames in each 125 µs period. **Table 8-1** summarizes the number of GCI frames that can be multiplexed into a 125 μs period. **Table 8-1.** Multiplexed GCI Frame Configuration | Clock | Maximum GCI Frames in Multiplex | |-----------|---------------------------------| | 512 kHz | 1 | | 2.048 MHz | 4 | ### **8.3.1 Monitor Channel Operation** The monitor channel has access to the entire internal register set of the MC145576. All monitor channel messages are two bytes in length. Each byte is sent twice to permit the receiving device to verify data integrity. The A and E bits in the GCI channel are used to control and acknowledge monitor channel transfers between the MC145576 and the terminal GCI device. When the monitor channel is inactive, the A, E, and M channels in the DOUT GCI frame are high impedance. The A and E bits in the GCI channel are used to control and acknowledge Monitor. The A and E bits are active when they are driven to $V_{SS}$ during their respective bit times. Pull-up resistors are required on DIN and DOUT. The E bit indicates the transmission of a new Monitor channel byte. The A bit from the opposite direction is used to acknowledge the Monitor channel byte transfer. An idle Monitor channel is indicated by both A and E bits being inactive for two GCI frames. The A and E bits are high impedance when inactive. The Monitor channel data is \$FF. The originating GCI device transmits a byte onto the Monitor channel after receiving the A and E bits equal to 1 for at least two consecutive GCI frames. The originating GCI device also sets its outgoing E bit to 0 in the same GCI frame as the byte that is transmitted. The transmitted byte is repeated for at least two GCI frames, or is repeated in subsequent GCI frames, until the MC145576 acknowledges receiving two consecutive GCI frames containing the same byte. Once the MC145576 acknowledges the first byte, the sending device sets E to high impedance and transmits the first frame of the second byte. Then, the second byte is repeated with the E bit low until it is acknowledged. The destination GCI device verifies that it has received the first byte by setting the A bit to 0 towards the originating GCI device for at least two GCI frames. Successive bytes are acknowledged by the receiving device setting A to high impedance on the first instance of the next byte, followed by A being cleared to 0 when the second instance of the byte is received. See Figure 8-2 through Figure 8-6 for details of Monitor channel operations. Figure 8-2. Monitor Channel Access Protocol Figure 8-3. Monitor Channel Protocol with Delay Figure 8-4. Monitor Channel Register Write Sequence Figure 8-5. Monitor Channel Register Read Sequence Figure 8-6. Monitor Channel Multiple Interrupt Indications Sequence All M4 channel activity is automatically handled by the MC145576 when configured for GCI mode. The MC145576 issues Monitor channel messages whenever the received EOC, M4, or M5/M6 messages received from the U-interface change, and appropriate dual-checking or trinal-checking of bits has been done. In normal GCI operation, it is not necessary to read or write the internal registers of the MC145576. If the receiving GCI device does not receive the same Monitor channel byte in two consecutive GCI frames, it indicates this by leaving A = 0 until two consecutive identical bytes are received. The last byte of the sequence is indicated by the originating GCI device setting its E bit to a 1 for two successive GCI frames. **Figure 8-3** shows an example of a delayed GCI Monitor channel message. ## 8.3.2 Monitor Channel Messages and Commands The MC145576 supports three basic types of Monitor channel messages. The first group of messages are commands that read or write the internal register set of the MC145576. See **Section 5** for a complete description of the MC145576 register set. The second group of messages are responses that are transmitted by the MC145576 after it receives a register read or write command over the Monitor channel. The third group of Monitor channel messages are interrupt indication messages that are transmitted by the MC145576 whenever a change is detected in the Maintenance Channel Receive registers BR1, BR3, or R6 of the U-interface or in the interrupt register NR3 of the S/T-interface. #### **8.3.2.1 Monitor Channel Commands** A GCI device transmits Monitor channel commands to a receiving MC145576 to gain access to its internal register set. The receiving MC145576 then transmits a Monitor channel response message onto the Monitor channel for commands that request data to be read from an internal register. Commands that write data to an internal MC145576 register are accepted and acted upon, but the MC145576 does not issue a response message. Monitor channel commands are listed in **Table 8-2**. **Table 8-2. Monitor Channel Commands** | | Byte 1 | | | | | | | | | | | | | | | | |-----|--------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------------| | MSB | | | | | | | LSB | MSB | | | | | | | LSB | Command | | b17 | b16 | b15 | b14 | b13 | b12 | b11 | b10 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | | | 0 | 0 | 0 | 0 | ba3 | ba2 | ba1 | ba0 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | U-BR Write | | 0 | 0 | 0 | 1 | ba3 | ba2 | ba1 | ba0 | | | | | | | | | U-BR Read | | 0 | 0 | 1 | 0 | na3 | na2 | na1 | na0 | d3 | d2 | d1 | d0 | х | х | х | х | U-NR Write | | 0 | 0 | 1 | 1 | na3 | na2 | na1 | na0 | | | | | | | | | U-NR Read | | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | | | | | | | | | U-EOC Read | | 0 | 1 | 1 | 0 | a1 | a2 | a3 | dm | i1 | i2 | i3 | i4 | i5 | i6 | i7 | i8 | U-EOC Write | | 1 | 0 | 0 | 0 | ba3 | ba2 | ba1 | ba0 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | T-BR Write | | 1 | 0 | 0 | 1 | ba3 | ba2 | ba1 | ba0 | | | | | | | | | T-BR Read | | 1 | 0 | 1 | 0 | 0 | na2 | na1 | na0 | d3 | d2 | d1 | d0 | х | x | х | х | T-NR Write | | 1 | 0 | 1 | 1 | 0 | na2 | na1 | na0 | | | | | | | | | T-NR Read | **Notes: 1.** For BR accesses, the address range for ba3–ba0 is \$0–\$F. The bits d7–d0 are data written to the selected BR. - 2. For NR accesses, the address range for na2–na0 is \$0-\$6. The bits d3–d0 are data written to the selected NR.\ - 3. The bits a1–a3, dm, and i1–i8 are data written to the EOC register (i.e., R6). - 4. The MC145576 does not issue a response to a register write command The MC145576 acknowledges all messages it receives over the Monitor channel. If an invalid message is received, the MC145576 acknowledges it, but does not take any action. #### **8.3.2.2 Monitor Channel Response Messages** The monitor channel response messages are transmitted onto the GCI monitor channel by the MC145576 in response to a register read command. The monitor channel response messages are given in **Table 8-3**. | Table 8-3. | Monitor | Channel | Response | Messages | |-------------|----------|-----------|------------|-----------| | I abic b-o. | IVIOLITO | Ullallici | 1103001130 | MICSSUMCS | | Byte 1 | | | | | | | Byte 2 | | | | | | | | | | |--------|-----------------|-----|-----|-----|-----|-----|--------|-----|-----|---------|-----|-----|-----|-----|-----|---------------| | MSB | MSB LSB MSB LSB | | | | | | | | | Comment | | | | | | | | b17 | b16 | b15 | b14 | b13 | b12 | b11 | b10 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | | | 0 | 0 | 0 | 1 | ba3 | ba2 | ba1 | ba0 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | U-Byte Read | | 0 | 0 | 1 | 1 | 0 | na2 | na1 | na0 | d3 | d2 | d1 | d0 | Х | Х | Х | Х | U-Nibble Read | | 0 | 1 | 0 | 1 | a1 | a2 | а3 | dm | i1 | i2 | i3 | i4 | i5 | i6 | i7 | i8 | U-EOC Read | | 1 | 0 | 0 | 1 | ba3 | ba2 | ba1 | ba0 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | T-Byte Read | | 1 | 0 | 1 | 1 | 0 | na2 | na1 | na0 | d3 | d2 | d1 | d0 | Х | Χ | Х | Χ | T-Nibble Read | **Notes:** 1. If monitor channel interrupt indication message is transmitted at the same time that a monitor channel read command is received then the indication message takes priority over the read request. All queued interrupt indication messages are issued before the response to the register read message. It is important for software to always check the message code in byte 1 of any received message. 2. The bits a1 through a3, dm and i1 through i8 are data that is read from the eoc register R6. #### 8.3.2.3 Monitor Channel Interrupt Indication Messages The monitor channel interrupt indication messages are automatically transmitted onto the GCI monitor channel by the MC145576 when its receiver deframer updates one of the maintenance channel registers: there are BR1, BR3, EOC register R6 of the U-Interface and the interrupt register NR3 of the S/T-Interface is updated. All outstanding interrupt indication messages are transmitted prior to any response messages being transmitted. **Table 8-4** lists the monitor channel interrupt indication messages. Table 8-4. Monitor Channel Interrupt Indication Messages | Byte 1 | | | | | Byte 2 | | | | | | | | | | | | |---------------|-----|-----|-----|-------------|-------------|-------------|-------------|-----|-----|---------|-------------|-------------|-------------|-------------|-------------|--------------| | MSB LSB MSB L | | | | | | | | | LSB | Comment | | | | | | | | b17 | b16 | b15 | b14 | b13 | b12 | b11 | b10 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | M50 | M60 | M51 | Rxd<br>FEBE | C'd<br>FEBE | Ve'd<br>ACT | Ve'd<br>DEA | S Fr<br>Det | M5/M6<br>INT | | 0 | 0 | 1 | 0 | S/T<br>IRQ3 | S/T<br>IRQ2 | S/T<br>IRQ1 | S/T<br>IRQ0 | M40 | M41 | M42 | M43 | M44 | M45 | M46 | M47 | M4/T<br>INT | | 0 | 1 | 0 | 1 | a1 | a2 | а3 | DM | i1 | i2 | i3 | i4 | i5 | i6 | i7 | i8 | EOC INT | Notes: 1. The bits a1 through a3, dm and i1 through i8 are data that is read from the EOC register R6. - 2. The data byte returned by the M5/M6 interrupt corresponds to the byte as read from the Byte register BR3 in the U SCP Interface register map. - 3. The data byte returned by the M4/T interrupt corresponds to the byte as read from Byte register BR1 in the U SCP interface register map and the Nibble Register NR3 in the S/T SCP interface register map. - **4.** The S/T interrupts must first be enabled by writing to NR4 in the S/T Interface register map, before the interrupt indication message is generated by the NT1. The M5/M6, M4 and eoc interrupt messages are enabled by default. #### **Terminal Mode** 8.4 The GCI mode of the MC145576 provides a fully operational GCI. The Interface operates as a master (i.e., the MC145576 is the source of the FSC and DCL), which is synchronized to the receive frames of the U-Interface. In this mode the GCI operates as a Terminal connection to the MC145576 where 2B+D data is passed transparently between the U-Interface and S/T-Interface portions of the MC145576 in both the upstream (towards the LT) and downstream (towards the TE). The GCI in this mode allows 2B+D data to be transmitted/received into/from this data flow connection. The DCL clock frequency is 2.048 MHz thus providing a four-channel GCI frame. The MC145576 only operates in CH0 for B, D, C/I, and monitor channels and in bit 5 of the C/I channel in CH2 (SCIT Terminal mode) which is used to indicate the status of the Terminal D channel availability (stop/go status). The 2B+D data that is output from the DOUT pin is simply the 2B+D data that is being sent downstream from the LT to the TE. The 2B+D data that is input to the DIN pin is combined with the 2B+D data that is being sent upstream from the TE to the LT. The combination of the two 2B+D data streams is achieved as described in the next sections. #### 8.4.1 **B** Channels The B channel data input on DIN is ANDed with the B channel being passed upstream towards the LT. There is no circuitry in the MC145576 that detects if there is a data collision occurring, this the domain of the layer 2/3 software to ensure that a TE and the NT Terminal, do not attempt to access the same B channel at the same time (passive bus configuration at S/T-Interface). It is possible to block the B channels independently from any interface (i.e., U, S/T, or GCI via monitor channel control). #### 8.4.2 **D** Channel The D channel data input on DIN is ANDed with the D channel data being passed upstream, however, in this case the collision detection function ensures that the two D channels do not collide and corrupt each others data. Before the D channel is available for use, the NT1 terminal must request access by using a C/I channel command, AI8 or AI10, or by using the DREQUEST input pin. The D channel access circuitry then checks whether the D channel is currently being used by a downstream TE. If so, then terminal access to the D channel is blocked. If the D channel becomes available, (i.e., no TE is transmitting data on the D channel), then access is granted, as indicated by the Stop/Go indication bit, Bit 5 of the C/I Channel in CH2 of the output GCI frame on DOUT, and the DGRANT output pin. The collision detection circuitry detects when a data collision between the NT1 terminal and a downstream TE occurs. If there is a data collision, then the terminal (NT1 or TE) whose data is corrupted stops transmitting. This ANDed D channel data is also sent downstream to the TEs on the E-Channel in the transmitted S/T-Interface frames allowing them to be aware that another TE or terminal is using the D channel. The CLASS input pin or the C/I commands, AI8/10, can be used to set the message priority. To terminate the D channel access the C/I command AIEOM or DREQUEST should be used. In the case of DREQUEST it must be taken low. Control of the D channel is accomplished either by the C/I channel or the DREQUEST/DGRANT/CLASS pins but not a mixture of both. If the C/I channel is controlling D channel access, then hold the CLASS and DREQUEST pins low. Likewise, if the DREQUEST/DGRANT/CLASS pins are used, then use the AIEOM C/I command to control AI8/10. This operation is in accordance with the method of TE D channel access defined in the ETSI/ANSI specification (I.430). The DIN D channel input data must be in LAPD format to ensure the correct operation of the access/collision circuitry. **Note:** For clarity, the monitor is not shown. Figure 8-7. GCI Data Flow Conceptual Diagram ### Freescale Semiconductor, Inc. GCI Mode Device Functionality #### 8.4.3 C/I Channel The C/I channel is used to allow activation of the MC145576 by the NT terminal. The C/I channel is always directed towards the upstream direction. The C/I command input to DIN is combined with the activation status of the S/T-Interface before being passed in the upstream direction to the U-Interface. **Table 8-5** defines the C/I channel command and indication codes available for the GCI terminal mode. Table 8-5. GCI Terminal Mode C/I Channel Command and Indication Codes | C/I CODE | COMMAND | INDICATION | |----------|---------|------------| | 0000 | TIM | DR | | 0001 | - | _ | | 0010 | _ | _ | | 0011 | - | - | | 0100 | - | RSY | | 0101 | _ | EI2 | | 0110 | - | - | | 0111 | - | - | | 1000 | AR8 | AR | | 1001 | AR10 | - | | 1010 | _ | ARL | | 1011 | AIEOM | - | | 1100 | AI8 | AI | | 1101 | AI10 | - | | 1110 | | AIL | | 1111 | DI | DC | **Notes: 1.** TIM = Timing Request for the GCI - 2. DR = Deactivation Request from U-Interface - 3. RSY = Loss of Sync at U-Interface - 4. El2 = Error Indication at U-Interface - **5.** AR = Activation Request Indication from U-Interface, Activation request command to MC145576 - **6.** ARL = Indication from NT1 that 2B+D loopback at S/T Interface towards the upstream direction has been activated by LT - AIEOM = Activation indication to U-Interface with End Of Message Tag to close the D channel access - **8.** Al8/10 = Activation indication Command with D channel access command to MC145576 with message class of 8 or 10 - 9. Al = Activation Indication from U-Interface - **10.** AIL = Indication from NT1 that 2B+D loopback at S/T Interface towards the upstream direction has been activated by LT - 11. DI = Deactivation Indication Command to the MC145576 - 12. DC = Deactivation confirmation Indication from U-Interface The Indication code generated on DOUT is the command being passed downstream from the U-Interface to the S/T-Interface. It provides the current status of the MC145576 to the NT terminal. If more precise status information is required, then the NT terminal can access the appropriate activation and maintenance registers of the U and S/T portions of the MC145576. The Command code input to the MC145576 on DIN is combined with the current status of the S/T-Interface before being passed to the U-Interface, thus ensuring that: - the interface is activated correctly, - access to the D channel is enabled, and - the message class is controlled. ## 8.5 Multiplex Mode **NOTE:** In multiplex mode, only select the clock rate DCL = 2.048 MHz (i.e., pin CLK\_SEL = 1). The Multiplex mode for the GCI operates in a fashion similar to the IDL TDM mode. In this mode, there is no direct 2B+D data connection between the U and S/T portions of the MC145576. Instead the 2B+D data channels are directed to the GCI. Likewise the C/I channels for the individual U and S/T portions are directed towards the GCI. The U-Interface occupies the CH0 channel and the S/T-Interface occupies the CH1 channel. There is no Terminal interface DREQUEST/DGRANT/CLASS and no D channel contention/access in operation with the downstream TEs. The interface allows very flexible control of the individual data channels enabling complex control configurations when connected to a Smart Terminal. One possible example is creating a small, low cost PABX. The CH0 channel also contains the monitor channel used to access the registers of both the U and the S/T interfaces. There is no monitor channel available in CH1. **Figure 8-8** and **Figure 8-9** illustrate the multiplex configuration. **Note:** For clarity, the monitor is not shown. Figure 8-8. GCI Data Flow Conceptual Diagram Figure 8-9. Multiplex GCI Timing **Table 8-6** defines the C/I channel command and indication codes available for the GCI Multiplex Mode. As can be seen separate control of the U and S/T Interfaces is accomplished through the use of the C/I channels in CH0 and CH1. Table 8-6. Multiplex Mode C/I Channel Code Definitions | C/I<br>CODE | Indication CH0<br>U-Interface | Command CH0<br>U-Interface | Indication CH1<br>S/T-Interface | Command CH1<br>S/T-Interface | |-------------|-------------------------------|----------------------------|---------------------------------|------------------------------| | 0000 | DR | TIM | _ | DR | | 0001 | _ | RES | _ | RES | | 0010 | _ | _ | _ | _ | | 0011 | _ | _ | _ | _ | | 0100 | RSY | _ | RSY | _ | | 0101 | EI2 | _ | _ | _ | | 0110 | _ | _ | _ | T1/T3EXP | | 0111 | _ | _ | _ | _ | | 1000 | AR | AR | AR | AR | | 1001 | _ | _ | _ | _ | | 1010 | ARL | _ | _ | ARL | | 1011 | _ | _ | _ | _ | | 1100 | AI | AI | AI | AI | | 1101 | | _ | _ | _ | | 1110 | AIL | _ | _ | AIL | | 1111 | DC | DI | DI | DC | # Freescale Semiconductor, Inc. **GCI Mode Device Functionality** Freescale Semiconductor, Inc. 9 ## **Activation and Deactivation** ## 9.1 Introduction This section describes the activation and deactivation procedures for the MC145576 in IDL/SCP mode and GCI mode. ## 9.2 IDL/SCP Mode The following sections describe U-interface operations and S/T-interface operations when the MC145576 is in IDL/SCP mode. ## 9.2.1 U-Interface Operations This section assumes that that MC145576 is configured for the IDL mode of operation. U-interface activation or start-up is the process by which the U-interface initiates a robust full-duplex communications channel. This process is a well-defined sequence of procedures during which the training of the equalizers and echo cancellers at each end of the transmission line takes place. Two types of activation, cold start or warm start, may occur. The MC145576 is capable of supporting both types automatically. Deactivation is the process used to gracefully end communication between the U-interface transceivers at each end of the transmission line. Only a U-interface transceiver in LT mode may initiate a deactivation procedure. ANSI T1.601-1992 defines ten activation signals, described in **Table 9-1** and **Table 9-2** for the U-interface transceivers to use during the activation procedure. For instance, six basic frames of signal TN are transmitted by the NT when it wants to wake up the LT or in response to the LT transmitting TL. Two basic frames of signal TL are transmitted by the LT when it wants to wake up the NT. When the NT is in the fully operational mode, it transmits the signal known as SN3 and receives SL3 from the LT end. Conversely, when the LT is in fully operational mode, it transmits SL3 and receives SN3. Only when the U-interface is fully activated, with the NT transmitting signal SN3 and the LT transmitting SL3, are the 2B+D channels of data capable of being transmitted over the U-interface. Activation and Deactivation ### **Table 9-1. NT Mode Activation Signals** | Information<br>Station | Description | |------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TN | A 10 kHz tone consisting of alternating 4 + 3 quats followed by 4 – 3 quats for a time period of six frames | | SN0 | No signal transmitted | | SN1 | Synchronization word present, no Superframe Synchronization word (ISW), and 2B+D+M = 1 | | SN2 | Synchronization word present, no Superframe Synchronization word (ISW), and 2B+D+M = 1 | | SN3 | Synchronization word present, Superframe Synchronization word (ISW) present, M channel bits active—transmitted 2B+D data is operational when the M4 ACT bit = 1. When M4 ACT = 0, the transmitted 2B+D data = 1. | **Table 9-2. LT Mode Activation Signals** | Information<br>Station | Description | |------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TL | A 10 kHz tone consisting of alternating 4 + 3 quats followed by 4 – 3 quats for a time period of two frames | | SL0 | No signal transmitted | | SL1 | Synchronization word present, no Superframe Synchronization word (ISW), and 2B+D+M = 1 | | SL2 | Synchronization word present, Superframe Synchronization word (ISW), 2B+D = 0, and M = Normal | | SL3 | Synchronization word present, Superframe Synchronization word (ISW) present, M channel bits active—transmitted 2B+D data is operational when the M4 ACT bit = 1. When M4 ACT = 0, the transmitted 2B+D data = 0. | ANSI T1.601-1992 defines the M4 channel ACT bit (see U-BR0(b7) and U-BR1(b7)), which signals the far-end U-interface transceiver that the near-end is capable of transparently passing 2B+D data. **Figure 9-1** shows the activation diagram from the ANSI T1.601 specification. This figure can be used in conjunction with this text to understand the activation sequence. | Time | Description of Event or State | |------|--------------------------------------------------------------------------------------------------------------| | T0 | Reset state | | T1 | Network and NT are awake | | T2 | NT discontinues transmission, indicating that NT is ready to receive signal | | T3 | Network responds to termination of signal and begins transmitting signal toward the NT | | T4 | Network begins transmitting SL2 toward the NT, indicating that the network is ready to receive SN2. | | T5 | NT begins transmitting SN2 toward the network, indicating that the NT has acquire SW frame and detected SL2. | | T6 | NT has acquired superframe marker, and is fully operational. | | T7 | Network has acquired superframe marker, and is fully operational. | Figure 9-1. MC145576 U-Interface Activation State Diagram ## 9.2.1.1 Activation Signals for NT mode The MC145576 U-interface can transmit any of the signals shown in **Table 9-1**. The actual procedure undertaken by the device using these five signals is described later in this section. **Section 5.3.3.9** describes how to control the transmit framer when it is desired to generate signals for test purposes. ## Freescale Semiconductor, Inc. Activation and Deactivation Freescale Semiconductor, Inc. ### 9.2.1.2 Activation Initiation The MC145576 U-interface transceiver can be activated in either of two ways. The external microcontroller can explicitly issue Activation Request (U-NR2(b3) = 1) or the transceiver detects an incoming 10 kHz wake-up tone. An LT configured U-interface transceiver searches for an NT sending the TN wake-up tone. An NT configured U-interface transceiver searches for an LT sending the TL wake-up tone. In IDL mode, the Activation in Progress status bit (U-NR1(b0)) is set to a 1 when an incoming 10 kHz wake-up tone is detected. In either case, Activation Request being set or a wake-up tone being detected, the U-interface proceeds with activation automatically and signals the result of the activation to the external microcontroller by setting status bits in NR1 to \$B. An NT configured U-interface transceiver always initiates activation by sending a TN tone to the LT. This is done in response to the LT sending a TL or when the Activation Request bit (U-NR2(b3)) is set to a 1. When configured for SCP mode, all appropriate maintenance channel registers should be initialized prior to setting Activation Request (U-NR2(b3)) or immediately after detecting Activation in Progress (U-NR1(b0)) = 1. In GCI mode, the MC145576 automatically initializes the maintenance channel registers. **NOTE:** Some applications, such as U-repeaters, may require longer than 15 seconds of activation time. The 15-second activation timer can be disabled by setting Activation Timer Disable (U-BR11(b0)) to a 1. ### 9.2.1.3 Activation Indication The Linkup status bit (U-NR1(b3)) is used to signify that the loop is active. With MC145576 configured as an NT, this corresponds to NT transmitting SN3 and receiving SL3. When the U-interface is fully active, Superframe Sync (U-NR1(b1)) and Linkup (U-NR1(b3)) are set to a 1. Whenever the MC145576 detects loss of Superframe Synchronization, U-NR1 becomes \$8 and an interrupt is generated if enabled. This indicates that loss of Superframe Synchronization has been detected. When Superframe Synchronization is lost for more than 480 ms, MC145576 always deactivates and sets U-NR1 = \$4 error indication, and issues an interrupt if enabled. When the error condition causing loss of Superframe Synchronization goes away before 480 ms has elapsed, U-NR1 returns to \$B and an interrupt is generated if enabled. It is not necessary to set Customer Enable (U-NR2(b0)) to a 1 when U-NR1 returns to \$B. The MC145576 continually monitors the error on its recovered signal. If the internally monitored error rate becomes too large, MC145576 loses data transparency and U-NR1 changes to \$A or \$8 and issues an interrupt. NOTE: Loss of Superframe Synchronization always means that data transparency is lost, but loss of data transparency does not always mean that Superframe Synchronization is lost. Also, loss of signal always means that Superframe Synchronization is lost. There is no time limit on how long U-NR1 may read as \$A when data transparency is lost. There is a 480-ms time limit on U-NR1 reading as \$8. ANSI T1.601 only indicates that U-interface transceivers must deactivate when Superframe Synchronization or receive signal is lost for more than 480 ms. If the error condition goes away, U-NR1 returns to \$B and an interrupt is generated, if enabled. Loss of Superframe Synchronization may be due to a high internally detected error rate on recovered data or the temporary loss of received signal. ### 9.2.1.4 NT Deactivation Procedures and Warm Start ANSI T1.601 specifies that NT can not initiate deactivation. The MC145576 deactivates to a warm start condition when Deactivation Request (U-NR2(b2)) is set to a 1 prior to LT deactivating the U-interface. This should be done in response to the M4 channel DEA bit being received as 0 by NT when the loop is active. If Deactivation Request (U-NR2(b2)) is not set to a 1 before LT deactivates the U-interface, MC145576 deactivates to a cold start condition and gives an error indication interrupt. Deactivation Request is automatically set if the M4 maintenance bits are operated with automatic verification of activation and deactivation. So when LT deactivates the line, NT deactivates to a warm start condition. See Section 5.3.3.10 and Section 5.3.4.8 for more information. ### 9.2.1.5 Initial State of B1 and B2 Channels The MC145576 comes out of hardware or software reset with customer data disabled. This corresponds to Customer Enable (U-NR2(b0)) cleared to 0. When the M4 channel Verified ACT/DEA mode is not used, the Customer Enable (U-NR1(b0)) bit must be set to a 1 to enable data transparency when U-NR1 becomes \$B after initial activation. The B1, B2, and D channels transmitted on the IDL interface are automatically enabled after the MC145576 activates. Data on the B1 channel from the U-interface corresponds to data in the B1 channel timeslot on the IDL interface. Data on the B2 channel from the Uinterface corresponds to data on the B2 channel timeslot on the IDL interface. The B1 and B2 channel timeslots on the IDL interface can be swapped by setting Swap B1/B2 (U-NR5(b0)) to a 1. ### 9.2.1.6 Additional Notes—Maintenance Channel Bits The received EOC, M4, M5, and M6 channel bits are available in registers R6, BR1, and BR3 once linkup has been attained. The Customer Enable bit (U-NR2(b0)) affects only the two B channels and the D channel. See **Section 5.3.3.1** through **Section 5.3.3.4** and **Section 5.3.3.10** for a full description of the maintenance channel bits and their control. ## 9.2.2 S/T-Interface Operations CCITT I.430, ETSI ETS 300012, and ANSI T1.605 define five information states for the S/T -interface. When the NT is in the fully operational state, it transmits INFO 4. When the TE is in the fully operational state, it transmits INFO 3. INFO 1 is transmitted by the TE when it wants to wake up the NT. INFO 2 is transmitted by the NT when it wants to wake up the TE, or in response to the TE's transmitted INFO 1. These states cause unique patterns of symbols to be transmitted over the S/T-interface. Only when the S/T loop is in the fully activated state are the 2B+D channels of data transmitted over the interface. ### 9.2.2.1 Transmission States for MC145576 S/T-Interface The MC145576 S/T-interface can be in any of the transmission states shown in **Table 9-3**. Table 9-3. NT Mode Transmission States | Information<br>State | Description | |----------------------|-------------------------------------------------------------------------------------------------------------------| | INFO 0 | The NT transmits 1s in every bit position. This corresponds to no signal being transmitted. | | INFO 2 | The NT sets its B1, B2, D, and E channels to 0. The A bit is set to 0. (See <b>Section 9.2.2.9</b> ). | | INFO 4 | INFO 4 corresponds to frames containing operational data on the B1, B2, D, and E channels. The A bit is set to 1. | ## 9.2.2.2 Activation of S/T Loop by TE The TE activates an inactive loop by transmitting INFO 1 to the MC145576. The MC145576, upon detecting INFO 1 from the TE, responds with INFO 2. The TE, upon receiving a signal from the NT, ceases transmission of INFO 1, reverting to transmitting INFO 0. After synchronizing to the received signal and having fully verified that it is INFO 2, the TE responds with INFO 3, thus activating the loop. ## 9.2.2.3 Activation Procedures Ignored The MC145576 has the capability of being forced into the highest transmission state. This is accomplished by setting S/T-BR7(b7) to a 1. Thus, when this bit is set in the NT, it forces the NT to transmit INFO 4. NOTE: CCITT I.430, ETSI ETS 300012, and ANSI T1.605 specifications allow a TE to be activated by reception of INFO 4, without having to go through the intermediate handshaking. This is to allow for the situation where a TE is connected to an already active loop. However, an NT can not be activated by a TE sending it INFO 3, without going through the intermediate INFO 1, INFO 2, INFO 3, and INFO 4 states. This Activation Procedures Ignored feature is provided for test purposes, allowing the NT to forcibly activate the TE(s). ### 9.2.2.4 Frame Sync/NT Mode When the S/T interface is receiving INFO 3 from the TE(s) and has achieved frame synchronization, it sets the FSYNC status bit S/T-NR1(b0) high. See **Section 5.4.1.2** for detailed information. ### 9.2.2.5 Activation Indication S/T-NR1(b3), the Activation Indication bit, signifies when the loop is fully active. For the MC145576, this corresponds to the NT transmitting INFO 4 and receiving INFO 3. When the loop is in the fully active state, S/T-NR1(b3) is internally set high. ### 9.2.2.6 S/T-NR1(b2) Error Indication (EI) S/T-NR1(b2) is set by the MC145576 S/T interface to indicate an error condition has been detected by the activation state machine of the transceiver, as outlined in CCITT I.430, ETSI ETS 300012, and ANSI T1.605. The low-to-high level transition of the EI bit corresponds to the EI1 error indication reporting, while the high-to-low level transition of the EI bit corresponds to the EI2 error indication reporting recovery. Note that S/T-NR1(b2) is a read only bit. ### 9.2.2.7 Deactivation Procedures CCITT I.430, ETSI ETS 300012, and ANSI T1.605 specifications dictate that only an NT can deactivate the S/T loop. Intuitively, this has to be the case because in a passive bus if one TE sends INFO 0, seeking to deactivate the loop, the other TE's INFO 3 simply overrides it. An NT transmits INFO 0 to the TE(s) when it wishes to deactivate the S/T loop. This is done by setting S/T-NR2(b2) Deactivation Request to a 1. Note that this bit is internally reset to 0 after the internal activation state machine has recognized its active transition. ### 9.2.2.8 Initial State of B1 and B2 Channels For the MC145576, S/T-NR5(b3-b2) corresponds to IDLE B1 channel on S/T loop, and IDLE B2 channel on S/T loop, respectively. The device comes out of a hardware or software reset with these two bits reset to 0. Thus, the NT comes out of reset with the B1 and B2 channels enabled. When the NT is transmitting INFO 4, data on the B1 and B2 IDL timeslots will be modulated onto the S/T loop. Setting either of these nibble bits idles the corresponding B channel on the S/T loop. Note that putting a B channel in the idle mode affects only the transmitted B channel. The demodulated B data is still transmitted out on IDL Tx, in accordance with the IDL specification. ## Freescale Semiconductor, Inc. Activation and Deactivation ### 9.2.2.9 Additional Notes The following notes provide additional operational information: - Echo Channel The NT demodulates the 2B+D data received from the TE(s). In addition to passing this data onto the network, the NT echoes the D channel data back to the TE(s) using the echo channel. This echo channel is monitored by the TEs and used in the D channel contention algorithm. - **A Bit** An S/T frame consists of 48 bauds. In the NT to TE direction, one of these bauds is for the A bit. The A bit is set to 1 when the S/T loop is in the fully activated state and is set to 0 at all other times. Thus, when the NT is transmitting INFO 2, the A bit is set to 0. When the NT is transmitting INFO 4, the A bit is set to 1. - **SCP Indication of Transmit and Receive States**—There are two SCP bits, S/T-BR11(b5-b4), used to signify what INFO state the MC145576 S/T-interface is receiving. In addition to this, S/TR-BR11(b3-b2) are used to signify what INFO state the MC145576 is transmitting. Refer to **Section 5.4.2.10** for a detailed description of these bits. # 9.3 GCI Activation/Deactivation Time Diagrams This section contains the time flow diagrams that detail the various activation and deactivation scenarios for the MC145576 transceivers. **Figure 9-2** through **Figure 9-17** are the activation diagrams for the MC145576 operating in GCI mode. ### 9.3.1 Introduction Activation can be initiated from all three interfaces: LT, TE, and GCI. In the Activation/Deactivation Flow Diagrams the LT interface in shown on the right, the S/T-interface (TE) is shown on the left, and the GCI terminal interface is shown in the middle and indicated in the figures by the following format: | COM | IND | |-----|-----| | Al8 | Al | #### 9.3.2 LT Initiated Activation. **Notes: 1.** No change in transmitted maintenance bits at this time. - Maintenance bits are sent with meaningful data (Normal field in Table 5, T1E1.4). - 3. Linkup, SFS, AIP\_TP correspond to NR1 bits 3, 1, and 0 respectively. - **4.** No change in upstream maintenance bits; ACT = 0, SAI = 0. - 5. The downstream ACT bit is set by issuance of the Al. Figure 9-2. Time Diagram for Total Activation Initiated by the LT with Terminal-only Connection **Notes: 1.** No change in transmitted maintenance bits at this time. - 2. Maintenance bits are sent with meaningful data (Normal field in Table 5, T1E1.4). - 3. Linkup, SFS, AIP\_TP correspond to NR1 bits 3, 1, and 0 respectively. - **4.** No change in upstream maintenance bits; ACT = 0, SAI = 0. - **5.** The downstream ACT bit is set by issuance of the Al. Figure 9-3. Time Diagram for Total Activation Initiated by the LT with TE-only Connection ΤE MC145576 LT Switch INFO0 SL0 ACT, DEA, UOA DC Wait for tone INFO0 SNO DΙ ACT, SAI Wait for tone DI DC AR ACT, DEA, UOA1 TL SL0 TN Detected TN AR SN1 SN<sub>0</sub> SL1 SL2<sup>2</sup> SN2 LINKUP, SFS, AIP TP, $\overline{ACT}$ , SN3<sup>4</sup> DEA, UOA<sup>3</sup> INFO2 SN3 DI AR UAI LINKUP, ACT, SAI SL3 ACT, SAI AR SN<sub>3</sub> LINKUP, ACT, SAI LINKUP, SN3 ACT, SAI = x ΑI SL3T SN3T DI AR - **Notes: 1.** No change in transmitted maintenance bits at this time. - 2. Maintenance bits are sent with meaningful data (Normal field in Table 5, T1E1.4). - 3. Linkup, SFS, AIP\_TP correspond to NR1 bits 3, 1, and 0 respectively. - **4.** No change in upstream maintenance bits; ACT = 0, SAI = 0. - **5.** The downstream ACT bit is set by issuance of the AI. **Figure 9-4.** Time Diagram for Total Activation Initiated by the LT with No TE or Terminal Connected **Notes: 1.** No change in transmitted maintenance bits at this time. - 2. Maintenance bits are sent with meaningful data (Normal field in Table 5, T1E1.4). - 3. Linkup, SFS, AIP\_TP correspond to NR1 bits 3, 1, and 0 respectively. - **4.** No change in upstream maintenance bits; ACT = 0, SAI = 0. - **5.** The downstream ACT bit is set by issuance of the AI. **Figure 9-5.** Time Diagram for Total Activation Initiated by the LT with Both TE and Terminal Connections #### 9.3.3 **TE Initiated Activation** - Notes: 1. Maintenance bits are sent with meaningful data (Normal field in Table 5, T1E1.4). - 2. Linkup, SFS, AIP\_TP correspond to NR1 bits 3, 1, and 0 respectively. - 3. No change in upstream maintenance bits; ACT = 0, SAI = 0. - 4. Because the upstream SAI bit is set by the upstream AR command, the indication UAI is never issued, and AR continues to appear on the C/I channel. - 5. The downstream ACT bit is set by issuance of the Al. Figure 9-6. Time Diagram for Total Activation Initiated by the Terminal Equipment with No Terminal Connection - Notes: 1. Maintenance bits are sent with meaningful data (Normal field in Table 5, T1E1.4). - 2. Linkup, SFS, AIP TP correspond to NR1 bits 3, 1, and 0 respectively. - **3.** No change in upstream maintenance bits; ACT = 0, SAI = 0. - **4.** Because the upstream SAI bit is set by the upstream AR command, the indication UAI is never issued, and AR continues to appear on the C/I channel. - 5. The downstream ACT bit is set by issuance of the AI. **Figure 9-7.** Time Diagram for Total Activation Initiated by the Terminal Equipment with Terminal Connection #### 9.3.4 **Terminal Initiated Activation** Notes: 1. Maintenance bits are sent with meaningful data (Normal field in Table 5, T1E1.4). - 2. Linkup, SFS, AIP\_TP correspond to NR1 bits 3, 1, and 0 respectively. - 3. No change in upstream maintenance bits; ACT = 0, SAI = 0. - 4. Because the upstream SAI bit is set by the upstream AR command, the indication UAI is never issued, and AR continues to appear on the C/I channel. - 5. The downstream ACT bit is set by issuance of the Al. Figure 9-8. Time Diagram for Total Activation Initiated by the Terminal with No TE Connection Notes: 1. Maintenance bits are sent with meaningful data (Normal field in Table 5, T1E1.4). - 2. Linkup, SFS, AIP TP correspond to NR1 bits 3, 1, and 0 respectively. - **3.** No change in upstream maintenance bits; ACT = 0, SAI = 0. - **4.** Because the upstream SAI bit is set by the upstream AR command, the indication UAI is never issued, and AR continues to appear on the C/I channel. - 5. The downstream ACT bit is set by issuance of the AI. **Figure 9-9.** Time Diagram for Total Activation Initiated by the Terminal with TE Connection ### 9.3.5 LT Initiated Deactivation **Figure 9-10.** Time Diagram for Deactivation with TE Connection (Always Initiated by the LT) **Figure 9-11.** Time Diagram for Deactivation with Terminal-only Connection (Always Initiated by the LT) Figure 9-12. Time Diagram for Deactivation with Both TE and Terminal Connections (Always Initiated by the LT) ## 9.3.6 U-Interface Only Activation Figure 9-13. Time Diagram of a U-Only Activation (Always Initiated by the LT) **Figure 9-14.** Time Diagram for a Transition from DSL-Only Activation to Total Activation Initiated by the LT **Figure 9-15.** Time Diagram for a Transition from DSL-Only Activation to Total Activation Initiated by the TE With Terminal Connection **Figure 9-16.** Time Diagram for a Transition from DSL-Only Activation to Total Activation Initiated by the Terminal With TE Connection **Notes: 1.** If the received ACT = 0 and SAI = 0 do not occur at the same time in the LT, it is possible that prior to the UAI indication, AR will be issued by the LT, until the moment in which both maintenance bits are 0 in the LT. Then, UAI will be issued, as shown. 2. The ACT bit is reset automatically by the MC145576 without any special command. **Figure 9-17.** Time Diagram for a Transition from Total Activation to DSL-Only Activation (Always Initiated by the LT) 10 # **Transmission Line Interface Circuitry** ## 10.1 S/T Interface The MC145576 has an ISDN S/T interface fully compliant with ITU .430, ETSI ETS 300012, and ANSI T1.605. As such it is designed to interface with a four wire transmission medium, one pair being the transmit path, the other pair the receive path. TxP-T and TxN-T, a fully differential output transmit pair from the MC145576, is designed to interface to the transmit pair of the transmission medium via auxiliary discrete components and a 1:2.5 turns ratio transformer. RxP-T and RxN-T form a high-impedance differential input pair used for coupling the receive line signal through a 1:2.5 turns ratio transformer. This interface is the same as that used with the MC145574, S/T Transceiver. ## 10.1.1 S/T Transmit Line Interface Circuitry The TxP-T and TxN-T pins on the MC145576 act as a current limited differential voltage source pair. The TxP-T and TxN-T pair behave as active drivers when creating logical zero line signals (CCITT I.430 and ANSI T1.605 define the nominal pulse amplitude to be 750 mV, zero to peak, for a 50-ohm load) and are high-impedance outputs when generating logical one signals. The transmit circuitry within the S/T interface is designed to operate with a 1:2.5 turns ratio line interface transformer. The transmit transformer is similar in design to the receive transformer. The TxP-T and TxN-T pair operate as a 2.8-volt current limited differential voltage source. As such two 5% series resistors should be inserted in the line interface circuit such that the combined resistance of these two resistors and the winding resistance of the transformer is 145 ohms. The current limit value is set by circuitry within the S/T transceiver and is approximately 9 mA. The TxP-T and TxN-T transmit pair supply a current such that a positive potential is created between the TxP-T and TxN-T pins, respectively, when transmitting the F frame bit of each frame. The TxP-T and TxN-T line drive circuit of the MC145576 is designed such that the device will continue to provide a high-impedance circuit to the transmit pair of the S/T loop when power is removed (i.e., when the circuit between $V_{\mbox{DD}}$ and $V_{\mbox{SS}}$ becomes a short circuit). **Figure 10-1** illustrates the recommended line interface and protection circuitry for interfacing the MC145576 to the S/T loop. Figure 10-1. S/T Transmit Line Interface Circuit ## 10.1.2 S/T Receive Line Interface Circuitry The RxP-T and RxN-T pins serve as a fully differential input pair for the line signal from the S/T loop. The input impedance seen looking into the combination of the MC145576 and the associated receive line interface circuitry (as shown in Figure 10-2) exceeds the CCITT I.430 and ANSI T1.605 requirements under all conditions. The receive line circuitry within the S/T interface is designed to operate with a 1:2.5 turns ratio transformer. The receive transformer is similar in design to the transmit transformer and recommended suppliers of these transformers are included. The receive circuitry within the MC145576 automatically adapts to the optimum ternary detection thresholds for receiving the incoming line signal, regardless of the S/T loop bus configuration. The minimum ternary detection threshold is 90 mV, referenced to signal ground. This value then sets the absolute maximum attenuation that can exist, before detection of the incoming signal becomes impossible. The RxP-T and RxN-T pair is not sensitive to the polarity of their connection to the line interface circuitry. Figure 10-2 illustrates the recommended line interface and protection circuitry for interfacing the MC145576 S/T interface to the loop. Go to: www.freescale.com Figure 10-2. S/T Receive Line Interface Circuit **NOTE:** The following descriptions apply to the circuits shown in **Figure 10-1** and **Figure 10-2**. - Diodes are 1N4148. - All resistors are 1/4 watt. ### 10.1.2.1 Termination Resistors The 100-ohm termination resistors in the transmit and receive Line circuitry as shown in **Figure 10-1** and **Figure 10-2** are mandatory when operating as an NT in accordance with CCITT I.430 and ANSI T1.605. ### 10.1.2.2 Protection Diodes CCITT I.430 and ANSI T1.605 specify that the S/T interface voltage cannot exceed 1.6 times the nominal voltage of 750 mV (= 1.2 V). Since the MC145576 is designed to operate with 2.5:1 turns ratio transformers, then the diode structure as illustrated in **Figure 10-1** and **Figure 10-2** is required to provide protection, while not adversely affecting the S/T interface when power is removed from the device. This diode structure is also useful in the application to protect the circuit against electrostatic discharges (ESD) and latchup. ## 10.2 U-Interface 2B1Q Line Connection **Figure 10-3** shows the recommended 2B1Q interface network for U-interface connection. Component specifications are shown in **Table 10-1**. This section contains additional information for selecting and procuring the parts in this circuitry. **NOTE:** This interface is the same as that used with the MC145572 U Transceiver. **Notes: 1.** The Zeners or surge protectors depend on electrical safety requirements. - 2. DMT = DC Metallic Termination. - 3. The nearest standart component value for the tolerance given can be used. Figure 10-3. Recommended 2B1Q U Interface Connection Table 10-1. 2B1Q Line Interface Components Values | Component | Description | |-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | C1 | $0.015~\mu F$ ceramic NPO, COG, polypropylene or polystyrene, low dissipation factor, low dielectric absorption. See <b>Section D.2.2</b> for guidelines to calculate this value. | | C2 | 1.0 μF, 200 V non polarized. | | R1, R2 | $35~\Omega$ , 1%, metal film or other high quality low distortion resistor. See <b>Section D.2.1</b> for guidelines to calculate this value. | | R3, R4 | $20\Omega$ , $1\%$ (optional, provide greater surge current protection. | | D1, D2 | MMBD7000LT1. | | D3, D4 | IN5232B 5.6 V Zener. | | D5 | Sidactor, Teccor P1300EA70. | | T1 | Pulse engineering PE68628. | The transformer reference schematic is shown in **Figure 10-4**, and the specifications are listed in Table 10-2. Any transformer manufactured to this specification must be verified for compliant transmission performance. It is also suggested that transformers manufactured for use in loop powered systems be required to remain within specification up to the maximum loop current which may be as high as 60 mA. Figure 10-4. Schematic Reference for U-Interface Transformer ## Freescale Semiconductor, Inc. Transmission Line Interface Circuitry Table 10-2. U-Interface Transformer Specifications | Parameter | Pins Under Test | Min | Max | Unit | Notes | |----------------------------------------------------------------------------------------------------------|-------------------------------------|---------------|---------------|-------|-------| | Operating Temperature | _ | -40 | +85 | °C | _ | | Breakdown Voltage V ac<br>(t = 1 s) | Each winding to all others and core | 1500 | _ | V ac | 1 | | Surge Voltage per Bellcore<br>TR-NWT-001089 Issue 1,<br>Table 4-2 | Each winding to all others and core | 2500 | _ | V dc | 1 | | DC Insulation Resistance<br>(500 Vdc) | Each winding to all others and core | 500 | _ | ΜΩ | | | DC Resistance<br>(T = 25° C)<br>(Valhalla 4100) | (1-12)<br>(2-11)<br>(7-5) | 1<br>1<br>1 | 6<br>6<br>9 | Ω | 2 | | Transformation Ratio (0.1<br>Vac, 20 kHz)<br>(Waynekerr 3245) | (1-12):(2-11)<br>(1-12:7-5) | 0.99<br>0.615 | 1.01<br>0.635 | _ | | | Inductance at 0.1 V ac, 10 kHz, and 0.0 A dc or 0.08 A dc (Waynekerr 3245) | (1-11) strap (2-12) | 26.5 | 29.5 | mH | 3 | | Leakage Inductance at 0.01 V ac, 100 kHz | (7–5) strap<br>(1–12) (2–11) | _ | 20.0 | μН | | | Total Harmonic Distortion<br>at 80 mA Winding Current,<br>4 V pk-pk (Measured<br>Between 500 Hz-100 KHz) | (7–5):(1–11) strap<br>(12–2) | _ | -55 | dB | | | Peak Winding Current | (1-11) strap (2-12) | 20 | _ | mA dc | 4 | Notes: 1. European countries may have significantly higher requirements. - 2. DC winding resistance should be kept as low as possible since it can change by $\pm$ 25% over the temperature range of -40 to $+85^{\circ}$ C. If the dc winding resistance is low with respect to the value of the series resistors connected between the Tx pins and the transformer, a change in temperature will have a lower effect on the output pulse amplitude than if the transformer dc winding resistance is a relatively high value and the series resistors have a lower value. - 3. The operating point on B-H curve should be well below the knee (i.e., no saturation). - **4.** Since European ISDN power feeding and pair gain currents are greater, the value should be increased to 60 mA for such applications. 11 # **Product Specifications** # 11.1 Absolute Maximum Ratings Table 11-1. Absolute Maximum Ratings | Rating | Symbol | Value | Unit | |-------------------------------------|-------------------|------------------------------|------| | DC Supply Voltage | $V_{\mathrm{DD}}$ | -0.5 to 7.0 | V | | Voltage, Any Pin to V <sub>SS</sub> | V <sub>in</sub> | -0.3 to V <sub>DD</sub> +0.3 | V | | DC Current, Any Pin (see Note) | I <sub>in</sub> | ±10 | mA | | Operating Temperature | T <sub>A</sub> | -20 to +70 | °C | | Storage Temperature | T <sub>stg</sub> | -85 to +150 | °C | Note: Except for $V_{DD}$ , $V_{SS}$ , TxP, and TxN. # 11.2 Recommended Operating Conditions Table 11-2. Recommended Operating Conditions | Parameter | Pins | Min | Тур | Max | Unit | |-------------------|----------|------|-----|------|------| | DC Supply Voltage | $V_{DD}$ | 4.75 | 5.0 | 5.25 | V | | Voltage Regulator | _ | 2.5 | _ | 2.8 | V | **Product Specifications** # 11.3 Power Consumption Table 11-3. Power Consumption | MC145576 State | Pins | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------|------|-----|-----|-----|------| | Activated <b>worst case</b> – Transmit 96 kHz with loopback on S/T Loop and SN2 free running on U loop | | _ | | 340 | mW | | Activated – INFO2 on S/T loop,<br>ETSI loop 1 on U loop | | _ | 250 | _ | mW | | Activated – INFO4 on S/T loop,<br>ETSI loop 1 on U loop, random data | | _ | 245 | _ | mW | | Activated – INFO2 on S/T loop,<br>ETSI loop 2 on U loop | | _ | 215 | _ | mW | | Activated – INFO4 on S/T loop,<br>ETSI loop 2 on U loop, random data | | _ | 210 | _ | mW | | Deactivated – Sleep Mode | | l | 18 | 22 | mW | # 11.4 U-Interface Performance Table 11-4. U-Interface Performance | Parameter | Min | Тур | Max | Unit | |-----------------------------------|-----|------------|-----|------| | Cold Start Time, NT Mode | _ | 2.3 | 4 | S | | Warm Start Time, NT Mode | _ | <i>7</i> 5 | _ | ms | | Transmit Linearity | 45 | 55 | _ | dB | | Differential Receiver Sensitivity | | 50 | 80 | mV | Go to: www.freescale.com # 11.5 DC Electrical Characteristics Table 11-5. DC Electrical Characteristics | Parameter | Test<br>Conditions | Symb<br>ol | Min | Max | Unit | |------------------------------------------------------|--------------------------|-------------------|------|------|------| | High-Level Input Voltage, except RESET | | $V_{\mathrm{IH}}$ | 2.0 | _ | V | | Low-Level Input Voltage, except RESET | | V <sub>IL</sub> | -0.3 | 0.8 | V | | High-Level Input Voltage, RESET | | $V_{\mathrm{IH}}$ | 3.75 | _ | V | | Low-Level Input Voltage, RESET | | V <sub>IL</sub> | _ | 1.25 | V | | High-Level Output Voltage (I <sub>OH</sub> =-400 μA) | | V <sub>OH</sub> | 2.4 | _ | V | | Low-Level Output Voltage (I <sub>OL</sub> = 5 mA) | | V <sub>OL</sub> | | .5 | V | | IRQ/DFSC Output Current | $V_{OL} = 0.4 \text{ V}$ | I <sub>O</sub> | _ | 8 | mA | | IRQ/DFSC High Impedance/Output<br>Off State | | R <sub>off</sub> | 100 | _ | kΩ | | Input Capacitance, Digital Pins | | C <sub>in</sub> | _ | 10 | pF | | Input/High Impedance Leakage<br>Current | V <sub>DD</sub> = 5.25 V | I <sub>in</sub> | | 5 | μΑ | | XTAL <sub>in</sub> High-Level Input | | | 3.5 | _ | V | | XTAL <sub>in</sub> Low-Level Input | | | _ | 1.5 | V | | XTAL <sub>out</sub> High Output Current | V <sub>OH</sub> = 2.5 V | I <sub>OH</sub> | -8 | -1 | mA | | XTAL <sub>out</sub> Low Output Current | V <sub>OL</sub> = 2.5 V | I <sub>OL</sub> | 1 | 8 | mA | Note: All digital outputs except $XTAL_{out}$ are tri-stateable regardless of their normal operating conditions. ## 11.6 2B1Q Interface Electrical Characteristics **Table 11-6.** Pins TxP and TxN ( $R_L = 60 \Omega$ from TxP to TxN) | Parameter | Min | Тур | Max | Unit | |----------------------------------------------|-----|-------|------|----------------------------------| | Output Resistance – Full Power Mode | _ | _ | 0.05 | Ω | | Output Resistance – Power Down Mode | _ | 10 | 30 | Ω | | Output Resistance – Absolute Power Down Mode | _ | 10 | 30 | Ω | | Output Peak Voltage from TxP to TxN | _ | + 4.0 | _ | V <sub>pk</sub> -V <sub>pk</sub> | | Output Load Capacitance | _ | _ | 47 | nF | Table 11-7. Pins RxP and RxN | Parameter | Min | Max | Unit | |---------------------------------------------|---------------------------------------|---------------------------------------|------| | Input Resistance – Full Power Mode | 1 | - | ΜΩ | | Input Resistance – Power Down Mode | 1 | _ | ΜΩ | | Input Resistance – Absolute Power Down Mode | 1 | _ | ΜΩ | | Input Voltage Range for RxP or RxN | $((V_{\rm DD} - V_{\rm SS})/2) - 0.5$ | $((V_{\rm DD} - V_{\rm SS})/2) + 0.5$ | V | # 11.7 S/T-Interface Analog Characteristics Table 11-8. S/T-Interface Analog Characteristics | Characteristic | Min | Тур | Max | Unit | |------------------------------------------------|-----|-----|------|--------| | $TxP/TxN$ Drive Current $-R_L = 50 \Omega$ | 5.4 | 6.0 | 6.6 | mA | | (TxP - TxN) Voltage Limit on the S/T Loop side | _ | _ | 1.17 | Vpeak | | Rx Input Sensitivity, Normal Mode (RxP - RxN) | 90 | _ | _ | mVpeak | | Rx Input Sensitivity, Sleep Mode (RxP - RxN) | 220 | _ | _ | mVpeak | # 11.8 IDL Timing Characteristics Table 11-9. IDL Timing Characteristics | Ref.<br>No. | Parameter | Min | Тур | Max | Unit | Note | |-------------|----------------------------------------------------------------------------------------------------------------------|--------------------------|-----|----------------------------|-----------------------|------| | 1 | FSC Period | 125 | 125 | _ | μs | 1 | | 2 | Delay From the Rising Edge of DCL to the Rising Edge of FSC | _ | | 30 | ns | | | 3 | Delay From the Rising Edge of DCL to the Falling<br>Edge of FSC | _ | | 30 | ns | | | 4 | DCL Clock Period | 488 | | 1953 | ns | 2 | | 5 | DCL Pulse Width High, Nominal 512 kHz 2.048 MHz DCL Clock 249 Pulse Width High DCL Clock 59 Pulse Width High 512 kHz | 878<br>210<br>160<br>825 | | 1074<br>265<br>315<br>1120 | ns | 3 | | 6 | DCL Pulse Width Low | 45 | | 55 | % of<br>DCL<br>Period | 4 | | 7 | Delay From Rising Edge of DCL to Low-Z and<br>Valid Data on D <sub>out</sub> | _ | | 30 | ns | | | 8 | Delay From Rising Edge of DCL to Data Valid on D <sub>out</sub> | 5 | | 30 | ns | | | 9 | Delay From Rising Edge of DCL to Hi-Z on D <sub>out</sub> | _ | | 30 | ns | | | 10 | Data Valid on $D_{in}$ Before Falling Edge of DCL $(D_{in} \operatorname{Setup Time})$ | 25 | | _ | ns | | | 11 | Data Valid on $D_{in}$ After Falling Edge of DCL $(D_{in}$ Hold Time) | 25 | | _ | ns | | **Notes: 1.** FSC occurs on average every 125 μs. - 2. The DCL Frequency may be 512 kHz or 2.048 MHz. - 3. The duty cycle of DCL is between 45% and 55% when operated in master timing mode. This duty cycle is guaranteed for all DCL clocks except the clock that is used for making timing adjustments in order to maintain synchronization with the received signal when operating in NT mode. In NT master mode the MC145576 conveys timing adjustments over the DCL clock of the device. This is done by adding or subtracting a single 20.48 MHz clock period of 48 ns to the high phase of DCL clock on two successive IDL frames once per U-Interface basic frame. The total adjustment is 96 ns distributed over the two IDL frames. When DCL is configured for 2.048 MHz the adjustment occurs during clock pulse number 249 after FSC. The count starts at clock pulse 0 for the DCL clock immediately following FSC. When DCL is configured for 512 kHz the adjustment occurs during DCL pulse number 59. It is important to remember this when using the timeslot assigner since it is possible to program it to transfer 2B or D data during the clock period where the timing adjustment is being made and this may effect setup and hold times for other components in a system. - **4.** The pulse width during the low phase of the clock varies between 45% and 55% of the nominal frequency. Timing adjustments are not made during the low phase of DCL. Figure 11-1. IDL Timing, 8/10-Bit Formats # 11.9 GCI Timing Characteristics **Table 11-10.** GCI Timing Characteristics | Ref.<br>No. | Parameter | | Min | Тур | Max | Unit | Note | |-------------|--------------------------------------------------------------------------------------------------------------------------|-------------|--------------------------|-----|----------------------------|-----------------------|------| | 20 | Delay From Rising Edge of DCL to FSC Outp<br>High | out | - | | 30 | ns | | | 21 | Delay From Rising Edge of DCL to FSC Outpo<br>(Normal Frame) | ut Low | _ | | 30 | ns | 1 | | 22 | Delay From Rising Edge of DCL to FSC Outpo<br>(Superframe Marker) | ut Low | _ | | 30 | ns | 2 | | 23 | DCL Clock Period | | 488 | | 1953 | ns | 3 | | 24 | DCL Pulse Width High 512 kH<br>2.048 k<br>DCL Clock 249 Pulse Width High 2.048 M<br>DCL Clock 59 Pulse Width High 512 kH | :Hz<br>⁄/Hz | 878<br>210<br>160<br>825 | | 1074<br>265<br>315<br>1120 | ns | 4 | | 25 | DCL Pulse Width Low | | 45 | | 55 | % of<br>DCL<br>Period | | | 26 | DCL Fall Time | | 5 | | 15 | ns | | | 27 | DCL Rise Time | | 5 | | 15 | ns | | | 28 | Delay From Rising Edge of FSC to Low-Z and Data on $\mathcal{D}_{\text{out}}$ | d Valid | - | | 40 | ns | | | 29 | Delay From Rising Edge of DCL to Data Valid $D_{\mathrm{out}}$ | d on | _ | | 35 | ns | | | 30 | Delay From Rising Edge of DCL Hi-Z on $\mathrm{D}_{\mathrm{ou}}$ | t | 5 | | 35 | ns | | | 31 | Data Valid on $D_{in}$ Before Rising Edge of DCL | | 25 | | _ | ns | | | 32 | Data Valid on D <sub>in</sub> After Rising Edge of DCL | | 25 | | _ | ns | | **Notes: 1.** The FSC pulse is normally 2 DCL clock periods wide. - **2.** The FSC pulse is only one DCL clock period wide at the start of a superframe. Every 96th FSC pulse marks the start of a superframe. - 3. The DCL frequency may be 512 kHz or 2.048 MHz. - I. The duty cycle of DCL is between 45% and 55% when operated in master timing mode. This duty cycle is guaranteed for all DCL clocks except the clock that is used for making timing adjustments in order to maintain synchronization with the received signal when operating in NT mode. In NT master mode the MC145576 conveys timing adjustments over the DCL clock of the device. This is done by adding or subtracting a single 20.48 MHz clock period of 48 ns to the high phase of DCL clock on two successive GCI frames once per U-Interface basic frame. The total adjustment is 96 ns distributed over the two frames. When DCL is configured for 2.048 MHz the adjustment occurs during clock pulse number 249 after FSC. The count starts at clock pulse 0 for the DCL clock immediately coincident with FSC being driven high. When DCL is configured for 512 kHz the adjustment occurs during DCL pulse number 59. It is important to remember this when programming the GCI timeslot since it is possible for data to be transferred during the clock period where the timing adjustment is being made and this may effect setup and hold times for other components in a system. Figure 11-2. GCI Master Timing # **11.10 SCP Timing Characteristics** Table 11-11. SCP Timing Characteristics | Ref.<br>No. | Parameter | Min | Max | Unit | |-------------|------------------------------------------------------------------------------|-----|-----|------| | 40 | SCPCLK Rising Edge Before SCPEN(L)_T and SCPEN(L)_U Falling Edge | 40 | _ | ns | | 41 | SCPEN Falling Edge Before SCPCLK Rising Edge | 40 | _ | ns | | 42 | SCP Rx Data Valid Before SCPCLK Rising Edge (Setup Time) | 20 | _ | ns | | 43 | SCP Rx Data Valid After Rising Edge of SCPCLK (Hold Time) | 20 | _ | ns | | 44 | SCPCLK Frequency | _ | 4.1 | MHz | | 45 | SCPCLK Width Low | 50 | _ | ns | | 46 | SCPCLK Width High | 50 | _ | ns | | 47 | SCPCLK Rising Edge Before SCPEN(L_T and SCPEN(L)_U) Rising Edge <sup>2</sup> | 40 | _ | ns | | 48 | SCPEN Rising Before SCP CLK Rising Edge <sup>2</sup> | 40 | _ | ns | | 49 | SCPCLK Falling Edge to SCP Tx low impedance | _ | 40 | ns | | 50 | SCPCLK Falling Edge (While SCP EN(L) is Low) to SCP Tx Data Valid | _ | 40 | ns | | 51 | SCPEN Rising Edge to SCP Tx high impedance | _ | 30 | ns | | 52 | SCPEN Falling Edge to SCP Tx Active (Byte Mode) | 0 | 40 | ns | **Notes: 1.** Measurements are made from the point at which they achieve their guaranteed minimum or maximum logic levels. 2. SCPEN must rise between the rising edge of the eighth SCPCLK and the rising edge of the ninth SCPCLK for an 8-bit access or the access will be ignored. For a 16-bit access, SCPEN must rise between the rising edge of the sixteenth SCPCLK and the rising edge of the seventeenth SCPCLK or the access will be ignored. Figure 11-3. Serial Control Port (SCP) Interface Timing # 11.11 D Channel Timing Characteristics (IDL Mode) Table 11-12. D Channel Timing Characteristics | Reference<br>Number | Characteristic | Min | Max | Unit | |---------------------|-------------------------------------------|-----|-----|------| | 60 | DREQUEST Valid Before Falling Edge of FSC | 30 | | ns | | 61 | DREQUEST Valid After Falling Edge of FSC | 30 | | ns | | 62 | DGRANT Valid Before Falling Edge of FSC | 50 | | μs | Figure 11-4. DREQUEST Timing Figure 11-5. DGRANT Timing # 12 ## **Mechanical Data** # 12.1 Pin Assignments Figure 12-1. MC145576 Pinout Drawing revised 8/28/1998 ## Mechanical Data #### 12.2 **Package Description** **DATE 08/09/95** Figure 12-2. MC145576 44-pin TQFP Package Drawing Δ ## MC145576 Evaluation Board #### A.1 Introduction The MC145576EVK board provides Motorola ISDN customers a convenient and efficient vehicle for evaluation of the MC145576 ISDN Single Chip NT1. Figure A-1. MC145576EVK Block Diagram ## A.2 MC145576EVK in NT1 Mode NT1 Mode is the default configuration of the MC145576EVK board. The board acts as a complete NT1 (U and S/T loops connectors, indication LEDs, test modes, PS1 and PS2 control) but without the power recovering functions. Since this is an evaluation board and not a reference design, the MC145576EVK is powered by an external 5V power supply. There is no power feeding circuitry that recovers the power from the U line. Another connector can be used to provide +40V power supply down to the TE through the S/T line (+40V and +5V power supplies have separated grounds). #### A.3 MC145576EVK in Smart NT1 Mode The MC145576EVK can be configured to provide a terminal access to the MC145576, which is required for the SMART NT1 applications. The terminal access can be IDL/SCP or GCI. The digital bus (IDL/SCP or GCI) as well as several other control signals are routed to a DB25 connector. There is no processor on the board to control the MC145576, but Motorola has designed a board (based on the HC11 and a FPGA) and PC-based software that can be directly connected to the MC145576EVK board. This MC145576DRV board, which works only in IDL/SCP mode, provides quick access to the internal registers, gated clocks, and the Smart NT1 activation/deactivation state machine. Figure A-2. Smart NT1 Configuration with MC145576EVK and MC145576DRV ## A.4 MC145576DRV Features - PC-based operation - Resident firmware monitor for user control of board - Smart NT1 activation and deactivation software - MC68HC11 Assembly language source code available - On-board 68HC11 Microcontroller with resident monitor software - Convenient access to key signals - Requires only a +5 V power supply (the MC145576EVK supplies board power) - Gated data clocks provided for bit error rate testing - Can be used as a MC145576 development tool - RS-232 (V.28) serial port for terminal interface B # **Component Sourcing** #### **B.1** Overview The MC145576 integrates features of the MC145572 ISDN U-Interface Transceiver and the MC145574 ISDN S/T-Interface Transceiver in a single chip. This section discusses the requirements for each of these interfaces. The following information is provided to assist in sourcing the various parts used in the application of the MC145576 transceivers. The detailed specifications for these parts are available from the manufacturer and information presented here is only as current as the printing of this document. Contact your local Motorola representative or the Motorola factory applications staff for the latest updates on this information. NOTE: Motorola has conducted limited evaluation of third party components for use with the MC145576. This limited review suggests that the components included here appear to be suitable for applications using the MC145576. However, the evaluation did not include all specifications or parameters that may be applicable to particular designs, and the vendors included here represent only a partial list of component manufacturers. Motorola does not guarantee that these third party components will work in all applications. It is the responsibility of the equipment designer to verify that these components are suitable for their intended application. ## **B.2** MC145576 Transformers Third Party Sources **Table B-1** lists manufacturers of line interface transformers for use with the MC145576. **Table B-1 MC145576 Line Interface Circuit Transformer Manufacturers** | Manufacturer | U<br>Transformer | S/T<br>Transformer | Internet Contact Address | |--------------------|------------------|--------------------|--------------------------------------------------| | APC | X | X | www.apcisdn.com | | Midcom | X | X | www.midcom-inc.com | | Pulse Engineering | X | X | www.pulseeng.com | | Schott Corporation | | | www.schottcorp.com | | Secre | X | X | ourworld.compuserve.com/<br>homepages/secre_comp | | TDK | | | www.tdk.com | | Universal | X | X | www.umec-europe.com | | VAC | X | X | www.vacuumschmelze.de | **NOTE:** Motorola can not recommend one manufacturer over another and in no way implies that this is a complete list. ## **B.2.1 Crystal Specification** The MC145576 requires a pullable crystal because it has an on-chip VCXO. The specification assumes network timing tolerance of $\pm$ 5 ppm. The total pullability is 250 ppm. **Table B-2 Crystal Specifications** | Characteristic | Specified Value | |-------------------------------------|--------------------------------------------------------------------------| | Operating Frequency | 20.48 MHz | | Crystal Shunt Capacitance | $C_0 = 7.0 \text{ pF}$ | | Uncertainty at rated C <sub>L</sub> | ± 50 ppm over temperature, calibration, and 10-year aging <sup>1,2</sup> | | Equivalent series resistance | R <sub>S</sub> ≤20 ohms @ 1 mW drive | | Pull range | 250 ppm minimum pullability over a $C_{\rm L}$ range of 15 to 45 pF | | Package | QC49 | | Calibration Load<br>Capacitance | 24 pF | **Notes: 1.** –40 to +85°C required for transmission applications. 2. For general terminal adapter applications, use 0–70°C. #### **Table B-3 Crystal Vendors** | Manufacturer | Internet Contact Address | |--------------------|--------------------------| | Connor-Winfield | conwin.com | | ECLIPTEK | www.ecliptek.com | | Hy-Q International | www.hy-q.co.uk | | IQD | www.iqdcrystals.com | | KONY | www.kony.co.kr | | LPE/Telequarz | www.telequarz.de | | Manudax | www.manudax.fr | | Precision Devices | www.pdixtal.com | | SaRonix | www.saronix.com | | Telecona | www.telecona.com | #### **B.2.2 ISDN Call Control Source Code** The following vendors provide ISDN call control and applications source code. These suppliers support most of the various national and regional ISDN call control specifications on a world-wide basis. This list may not be complete. **Table B-4 ISDN Call Control Source Code Suppliers** | Manufacturer | Street Address | Internet Contact<br>Address | |-----------------------------------|--------------------------------------------------------------------------------------------------------|-----------------------------| | Link Technology | 23 Crescent Drive<br>Holland, PA 18966<br>email: linkisdn@interramp.com | www.linktechnology.com | | OMNITEL | 31 rue Jean Rostand<br>91893 ORSAY CEDEX France | www.omnitel.com | | OMNITEL | 3880 S. Bascom Ave., Suite 116<br>San Jose, CA 95124 U.S.A.<br>email: 102766.2525@compuserve.com | www.omnitel.com | | telenetworks | 625 Second Street<br>Petaluma, CA 94952 U.S.A.<br>e-mail: info@tn.com | www.telenetworks.com | | TeleSoft International, Inc. | 4029 S. Capital of Texas Hwy., Suite 220<br>Austin, TX 78704 U.S.A.<br>e-mail: sales@telesoft-intl.com | www.telesoft-intl.com | | Trillium Digital<br>Systems, Inc. | 2001 S. Barrington Ave.,<br>Suite 215<br>Los Angeles, CA 90025 U.S.A. | www.trillium.com | C # **Printed Circuit Board Layout** #### **C.1** Overview The MC145576 is manufactured using high speed CMOS VLSI process technology to implement the mixed signal processing functions required in the device. The U-interface of the MC145576 has a high resolution $\Sigma$ - $\Delta$ ADC and a precision DAC, in addition to three high speed digital signal coprocessors. The fully differential analog circuit design techniques used for this device result in superior performance for the ADC, DAC, and Tx Driver sections. Special attention was given to the design of the MC145576 to reduce sensitivity to noise, including power supply rejection and susceptibility to radio frequency noise. This special attention to circuit design, results in an ADC with greater than 84 dB dynamic range on the same monolithic chip as the digital signal coprocessors clocking at 10.24 MHz, all of which operates on a single 5 V power supply. This device was designed to ease the task of PCB layout, but due to the wide analog dynamic range and high digital clock rate, special care should be taken during PCB layout to assure optimum transmission performance. NOTE: When laying out the PCB, do not run any digital signals through the line interface region of the board. Switching noise from the digital signals can be coupled into the line interface and reduce performance, especially on long loops. Wire wrap is not recommended for prototyping. ## C.2 Printed Circuit Board Mounting The device should be soldered to the PC board for production manufacturing. If the device is to be used in a socket, it should be placed in a low parasitic pin capacitance socket of 1.5 pF or less. ## **C.3** Power, Ground, and Noise Considerations The most important considerations for PCB layout deal with noise. This includes noise on the power supply, noise generated by the digital circuitry on the device, and coupling digital signals into the analog signals. The best PCB layout methods to prevent noise-induced problems are: - Keep digital signals as far away from analog signals as possible. - Use short, low inductance traces for the analog circuitry to reduce inductive, capacitive, and radio frequency noise sensitivities. - Use short, low inductance traces for digital circuitry to reduce inductive, capacitive, and radio frequency radiated noise. - Bypass capacitors should be connected between the $V_{DD}$ and $V_{SS}$ pairs with minimal trace length. These capacitors help supply the instantaneous currents of the digital circuitry, in addition to decoupling the noise that may be generated by other sections of the device or other circuitry on the power supply. - Use short, wide, low inductance traces to connect all of the $V_{SS}$ ground pins together and, with one trace, connect all of the $V_{SS}$ ground pins to the power supply ground. Depending on the application, a double sided PCB with a $V_{SS}$ ground plane under the device connecting all of the digital and analog $V_{SS}$ pins together would be a good grounding method. A multi-layer PCB with a ground plane connecting all of the digital and analog $V_{SS}$ pins together would be the optimal ground configuration. These methods will result in the lowest resistance and the lowest inductance in the ground circuit. This is important to reduce voltage spikes in the ground circuit resulting from the high speed digital current spikes. Suppressing these voltage spikes on the integrated circuit is the reason for multiple $V_{SS}$ ground leads. - Use short, wide, low inductance traces to connect all of the $V_{DD}$ power supply pins together and, with one trace, connect all of the $V_{DD}$ power supply pins to the 5-V power supply. Depending on the application, a double sided PCB with $V_{DD}$ bypass capacitors to the $V_{SS}$ ground plane under the device, as described in item 5 above, may complete the low impedance coupling for the power supply. For a multi-layer PCB with a power plane, connecting all of the digital and analog $V_{DD}$ pins to the power plane would be the optimal power distribution method. The integrated circuit layout and packaging considerations for the 5-V $V_{DD}$ power circuit are essentially the same as for the ground circuit. - Motorola recommends that a four layer board be used. It is possible to use a two layer board but special care must be taken. - The 20.48 MHz crystal must be located as close as possible to the MC145576 package. This is required to minimize parasitic capacitances between crystal traces and ground. ## **C.4** Oscillator Layout Guidelines All traces must be as short as possible to reduce stray capacitance and inductance. The traces to $\rm XTAL_{in}$ and $\rm XTAL_{out}$ must be kept as short as possible with minimal width to keep stray capacitance less than 1 pF. Other digital signals should not be routed near the crystal traces. Any passive components for the oscillator or PLL should have short leads and should be soldered to the PC board. Wherever possible the layout should be symmetrical, so the stray capacitances from each pin of the crystal to ground are equal. ## **C.5** 2B1Q Interface Guidelines The line interface into and out of the device is differential, implying symmetry. It is recommended that the layout of the 2B1Q interface be as symmetrical as possible to avoid any imbalances to this circuit. Do not run any digital traces through the line interface region of the printed circuit board. Printed Circuit Board Layout D # Line Interface Circuit Component Value Calculations #### **D.1** Overview This appendix provides information abtou the MC145576 2B1Q Interace Circuit (excluding protection, dc termination, etc.) to compute optimal component values for line interface and transformer solutions. It also provides some basic information regarding the function of each of the components in the 2B1Q Interface Circuit. ## **D.2** U-Interface 2B1Q Line Connection **Figure D-1** shows the recommended 2B1Q interface network for U-interface connection. Component specifications are shown in **Table D-1**. This section contains additional information for selecting the parts in this circuitry. **NOTE:** This interface is the same as that used with the MC145572 U Transceiver. - Notes: 1. The Zeners or surge protectors depend on electrical safety requirements. - **2.** DMT = DC Metallic Termination. - 3. The nearest standart component value for the tolerance given can be used. Figure D-1. Recommended 2B1Q U Interface Connection Line Interface Circuit Component Value Calculations Table D-1. 2B1Q Line Interface Components Values | Component | Description | |-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | C1 | $0.015~\mu F$ ceramic NPO, COG, polypropylene or polystyrene, low dissipation factor, low dielectric absorption. See <b>Section D.2.2</b> for guidelines to calculate this value. | | C2 | 1.0 μF, 200 V non polarized. | | R1, R2 | 35 $\Omega$ , 1%, metal film or other high quality low distortion resistor. See <b>Section D.2.1</b> for guidelines to calculate this value. | | R3, R4 | $20 \Omega$ , $1\%$ (optional, provide greater surge current protection. | | D1, D2 | MMBD7000LT1. | | D3, D4 | IN5232B 5.6 V Zener. | | D5 | Sidactor, Teccor P1300EA70. | | T1 | Pulse engineering PE68628. | #### **D.2.1 Transmit Series Resistors** For the purpose of determining the required values for the transmit series resistors, a line interface circuit model, shown in **Figure D-2**, is used. The required values for transmit series resistors ( $R_x$ ), depend on the amount of dc winding resistance of the transformer. The values of these resistors also depend on the impedance of the 1 $\mu F$ dc blocking capacitor, Cb. Any resistors added to the line side of the transformer for primary circuit protection may be added to the dc winding resistance of the line side windings of the transformer. Portions of the line interface circuit are internal to the MC145576. The total transmit circuit model is shown in **Figure D-3**. Due to the duplexer nature of the line interface circuit, $R_{xP}$ and $R_{xN}$ are at virtual signal ground for transmitted signals. Thus, each Rf appears in parallel with each Rg (see **Figure D-3**), but since Rg is so low, Rf can be ignored. The output impedance of the transmit drivers has been included in this model, but will be subsequently ignored due to its insignificant nature. Figure D-2. Line Interface Circuit Model Line Interface Circuit Component Value Calculations Figure D-3. Transmit Circuit Model Figure D-4. Transformer Model The transmit model is simplified to include the reflected impedances from the line side of the transformer. The output impedances of the transmit drivers are omitted here. This is shown in **Figure D-4**. Line Interface Circuit Component Value Calculations The impedance looking into the secondary side of the transformer must equal $R_L/(N^2)$ in order to terminate the line. $$\frac{2R_x \cdot 2R_i}{2R_i + 2R_x} + R_P + \frac{R_s + X_e + (2 \cdot R_{TP})}{N^2} = \frac{R_L}{N^2}$$ Rearranging and solving for R<sub>x</sub> gives: $$R_{x} = R_{i} \cdot \frac{R_{L} - (N^{2} \cdot R_{p}) - (2 \cdot R_{TP}) - R_{s} - X_{c}}{X_{c} + R_{s} + (N^{2} \cdot R_{p}) + (2 \cdot N^{2} \cdot R_{i}) + (2 \cdot R_{TP}) - R_{L}}$$ Substituting in values for a prototype transformer: - $R_p = 7.9 \Omega$ and $Rs = 8.2 \Omega$ - $X_c = 1 / (j * 2 * PI * 40000 * 1E 06) = j4 \Omega$ at 40 kHz - $Ri = 5000 \Omega$ - RTP = $5 \Omega$ we get: $$R_{x^{""}} = \frac{5000 \cdot (135 - (7.9 \cdot 1.25^{2}) - 8.2 - (2 \cdot 5) + j4)}{-j4 + 8.2 + (7.9 \cdot 1.25^{2}) + (2 \cdot 5000 \cdot 1.25^{2}) + (2 \cdot 5) - 135}$$ $$"" = 5000 \cdot \frac{104.5 + j4}{15520.5 - j4}$$ $$= 5000 \cdot \frac{104.6 < 2.19^{\circ}}{15520.5 < -0.01^{\circ}}$$ $$= 33.7\Omega < 2.20^{\circ}$$ Since the reactive component is so small, having an angle of only 2.20°, it can be ignored when doing this analysis. The equation for calculating $R_x$ can be reduced to: $$R_{x} = \frac{R_{i} \cdot (R_{L} - (N^{2} \cdot R_{p}) - (2 \cdot R_{TP}) - R_{s})}{R_{s} + (N^{2} \cdot R_{p}) + (2 \cdot N^{2} \cdot R_{i}) + (2 \cdot R_{TP}) - R_{L}}$$ Substituting in values gives: $$R_{x}^{""} = 5000 \cdot \frac{135 - (7.9 \cdot 1.25^{2}) - 8.2 - (2 \cdot 5)}{8.2 + (7.9 \cdot 1.25^{2}) + (2 \cdot 5000 \cdot 1.25^{2}) + (2 \cdot 5) - 135}$$ $$= 33.65\Omega$$ $$= 33.7\Omega$$ ## **D.2.2 Transmit Noise Filter Capacitor** Once the transmit series resistor values have been calculated, the transmit noise filter capacitor can be calculated for a 160 kHz cutoff frequency. This capacitor in conjunction with the transmit series resistors acts as a low pass filter to remove the high frequency switching noise in the output signal of the MC145576 TxP and TxN pins. $$C1 = \frac{1}{2 \cdot (2 \cdot PI \cdot f \cdot R_x)}$$ $$C1 = \frac{1}{2 \cdot (2 \cdot PI \cdot 160000 \cdot 33.7)}$$ $$C1 = 0.015 \mu F$$ The nearest commercial value can be used. The analysis yields the following line interface circuit (see **Figure D-5**). Figure D-5. Calculated Line Interface Circuit Line Interface Circuit Component Value Calculations Е # **Glossary of Terms and Abbreviations** The list contains terms found in this and other Motorola publications concerned with Motorola Semiconductor products for Communications. A European companding/encoding law commonly used in PCM A-Law systems. A/B Signaling A special case of 8th-bit (LSB) signaling in a µ-law system that allows four logic states to be multiplexed with voice on PCM channels. **Aliasing Noise** A distortion component that is created when frequencies present in a sampled signal are greater than one-half the sample rate. Analog to Digital A converter that uniquely represents all analog input values within Converter (ADC) a specified total input range by a limited number of digital output codes, each of them exclusively representing a fractional part of the total analog input range. A signal sent by receiving data-processing device in response to a Answer Back request from a transmitting device, indicating that the receiver is ready to accept or has received data. Anti-Aliasing Filter A filter (normally low pass) that band limits an input signal before sampling to prevent aliasing noise. A mode of data transmission in which the time occurrence of the Asynchronous > bits within each character or block of characters relates to a fixed time frame, but the start of each character or block of characters is not related to this fixed time frame. **Attenuation** A decrease in magnitude of a communication signal. **Bandwidth** The information-carrying frequencies between the limiting frequencies of a communication line or channel. Baseband The frequency band occupied by information-bearing signals before combining with a carrier in the modulation process. Baud A unit of signaling speed equal to the number of discrete signal conditions or events per second. This refers to the physical symbols/second used within a transmission channel. Bit Rate The speed at which data bits are transmitted over a > communication path, usually expressed in bits per second. A 9600 bps terminal is a 2400 baud system with 4 bits/baud. **Blocking** A condition in a switching system in which no paths or circuits are available to establish a connection to the called party even though it is not busy, resulting in a busy tone to the calling party. Glossary of Terms and Abbreviations | BORS(C)HT | Battery, Overvoltage, Ringing, Supervision, (Codec), Hybrid, Test; | |-----------|--------------------------------------------------------------------| |-----------|--------------------------------------------------------------------| the functions performed by a subscriber line card in a telephone exchange. **Broadband** A transmission facility whose bandwidth is greater than that available on voice-grade facilities. (Also called wide band.) C Message A frequency weighting that evaluates the effects of noise based on its annoyance to the -typical" subscriber of standard telephone service or the effects of noise (background and impulse) on voice- grade data service. **Carrier** An analog signal of fixed amplitude and frequency that combines with an information-bearing signal by modulation to produce an output signal suitable for transmission. **CCITT** Consultative Committee for International Telephone and Telegraph—An international standards group of European International Telecommunications Union. **CCSN** Common Channel Signaling Network. **Central Office** (CO) A main telephone office, usually within a few miles of a subscriber, that houses switching gear; commonly capable of handling about 10.000 subscribers. Channel Bank Communication equipment commonly used for multiplexing voice- grade channels into a digital transmission signal (typically 24 channels in the U.S. and 30 channels in Europe). **CIDCW** Calling Identity Delivery on Call Waiting—A subscriber feature which allows for the display of the time, date, number, and possible other information about the caller to the called party while the called party is off-hook. **CLASS** Custom Local Area Signaling Service—A set of services, enhancements, provided to TELCO customers which may include CND, CNAM, Message Waiting, and other features. **CLID** Calling Line IDentification—A subscriber feature which allows for the display of the time, date, number, and possible other information about the caller to the called party. **CNAM** Calling Name Delivery—A subscriber feature which allows for the display of the time, date, number, and name of the caller to the called party. **CND** Calling Number Delivery—A subscriber feature which allows for the display of the time, date, number, and possible other information about the caller to the called party. **CODEC** COder-DECoder—The A/D and D/A function on a subscriber line card in a telephone exchange. **COFIDEC** COder-Filter-DECoder—The combination of a codec, the associated filtering, and voltage references required to code and decode voice in a subscriber line card. Common Mode Rejection Companding The ability of a device having a balanced input to reject a voltage applied simultaneously to both differential-input terminals. The process in which dynamic range compression of a signal is followed by expansion in accordance with a given transfer characteristic (companding law) which is usually logarithmic. **Compander** A combination of a compressor at one point in a communication path for reducing the amplitude range of signals, followed by an expander at another point for restoring the original amplitude range, usually to improve the signal-to-noise ratio. **Conference Call** A call between three or more stations, in which each station can carry on a conversation simultaneously. **CPE** Customer Premise Equipment—This could be a POTS phone, answering machine, fax machine, or any number of other devices connected to the PSTN. **Crosspoint** The operating contacts or other low-impedance-path connection over which conversations can be routed. **Crosstalk** The undesired transfer of energy from one signal path to another. **CSN** Circuit Switched Network. CTS Clear to send; a control signal between a modem and a controller used to initiate data transmission over a communication line. **CVSD** Continuous Variable Slope Delta (modulation); a simple technique to converting an analog signal (like voice) into a serial bit stream. D3 channel bank—A specific generation of AT&T 24-channel PCM terminal that multiplexes 24 voice channels into a 1.544 MHz digital bit stream. The specifications associated with D3 channel banks are the basis for all PCM device specifications. Digital to Analog Converter (DAC) A converter that represents a limited number of different digital input codes by a corresponding number of discrete analog output values. Data Compression A technique that provides for the transmission of fewer data bits than originally required without information loss. The receiving location expands the received data bits into the original bit sequence. **dB** (decibel) A power or voltage measurement unit, referred to another power or voltage. It is generally computed as: $\bullet$ 10 x log (P1/P2) for power measurements, and • 20 x log (V1/V2) for voltage measurements. An indication of signal power—1.0 mW across 600 $\Omega$ , or 0.775 volts rms, is defined as 0 dBm. Any other voltage level is converted to dBm by: • $dBm = 20 \times log (Vrms/0.775)$ , or • $dBm = [20 \times log (Vrms)] + 2.22$ . dBm Glossary of Terms and Abbreviations | dBmO | Signal power measured at a point in a standard test tone level at | |--------|-------------------------------------------------------------------| | UDIIIU | Signal power measured at a point in a standard test tone level at | the same point. (i.e., dBmO = dBm = dBr, where dBr is the relative transmission level, or level relative to the point in the system defined as the zero transmission level point.) dBmOp Relative power expressed in dBmp. (See dBmO and dBmp.) Indicates dBm measurement made with a psophometric weighting dBmp filter. dBrn Relative signal level expressed in decibels above reference noise, where reference noise is 1 pW. Hence, 0 dBrn = 1 pW = -90 dBm. dBrnC Indicates dBrn measurement made with a C-message weighting filter. (These units are most commonly used in the U.S., where psophometric weighting is rarely used.) Noise measured in dBrnc referenced to zero transmission level. dBrnc0 Decoding A process in which one of a set of reconstructed analog samples is generated from the digital character signal representing a sample. **Delay Distortion** Distortion that occurs on communication lines due to the different > propagation speeds of signals at different frequencies, measured in microseconds of delay relative to the delay at 1700 Hz. (This type of distortion does not affect voice communication, but can seriously impair data transmission.) A simple digital coding technique that produces a serial bit stream Delta Modulation corresponding to changes in analog input levels; usually utilized in devices employing continuously variable-slope delta (CVSD) modulation. Demodulator A functional section of a modem that converts received analog line signals to digital form. DN Directory Number. A telephone terminal that digitizes a voice signal for transmission **Digital** and decodes a received digital signal back to a voice signal. (It will **Telephone** usually multiplex 64 kbps voice and separate data inputs at multiples of 8 kbps.) Distortion The failure to reproduce an original signal's characteristics (i.e., amplitude, phase, delay, etc.) accurately. Differential Phase Shift Keying—A modulation technique for **DPSK** > transmission where the frequency remains constant but phase changes will occur from 90°, 180°, and 290° to define the digital information. **DTMF** Dual Tone Multi-Frequency—It is the tone dialing system based on outputting two non-harmonic related frequencies simultaneously to identify the number dialed. Eight frequencies have been assigned to the four rows and four columns of a typical keypad. **Duplex** A mode of operation permitting the simultaneously two-way independent transmission of telegraph or data signals. **Echo** A signal that has been reflected or returned as a result of impedance mismatches, hybrid unbalance, or time delay. Depending upon the location of impedance irregularities and the propagation characteristics of a facility, echo may interfere with the speaker/listener or both. **Echo** A device used to minimize the effect of echo by blocking the echo **Suppressor** return currents; typically a voice-operated gate that allows communication one way at a time. **Encoder (PCM)** A device that performs repeated sampling, compression, and A/D conversion to change an analog signal to a serial stream of PCM samples representing the analog signal. **Equalizer** An electrical network in which phase delay or gain varies with frequency to compensate for an undesired amplitude or phase characteristic in a frequency-dependent transmission line. **EX** Exchange Termination (C.O. Switch). **FDM** Frequency-Division Multiplex—A process that permits the transmission of two or more signals over a common path by using a different frequency band for each signal. Four Wire Circuit The portion of a telephone, or central office, that operates on two pairs of wires. One pair is for the transmit path (generally from the microphone), and one pair is for the receive path (generally from the receiver). **Frame** A set of consecutive digit time slots in which the position of each digit slot can be identified by reference to a frame alignment. The frame alignment signal does not necessarily occur, in whole or in part, in each frame. **Full Duplex** A mode of operation permitting simultaneous transmission of information between two locations in both directions. **Gain** The change in signal amplitude (increase or decrease) after passing through an amplifier, or other circuit stage. Usually expressed in dB, an increase is a positive number, and a decrease is a negative number. Gain Tracking **Error** The variation of gain from a constant level (determined at 0 dBm input level) when measuring the dependence of gain on signal level by comparing the output signal to the input signal over a range of input signals. **HDLC** High-Level Data Link Control—A CCITT standard data communication line protocol. Half Duplex A transmission system that permits communication in one direction at a time. CB radios with push-to-talk switches and voice-activated speakerphones are half duplex. Glossary of Terms and Abbreviations **Handset** A rigid assembly providing both telephone transmitter and receiver in a form convenient for holding simultaneously to mouth and ear. **Hookswitch** A switch that connects the telephone circuit to the subscriber loop. The name derives from old telephones where the switch was activated by lifting the receiver off and onto a hook on the side of the phone. Idle Channel Noise (ICN) The total signal energy measured at the output of a device or channel under test when the input of the device or channel is grounded (often a wide-band noise measurement using a C-message weighting filter to band-limit the output noise). **Intermodulation** The modulation of the components of a complex wave by each other (in a nonlinear system). Intermodulation Distortion An analog line impairment when two frequencies interact to create an erroneous frequency, in turn distorting the data signal representation. **IRED** Infrared—Used as a wireless link for remote control or to transfer data. **ISDN** Integrated Services Digital Network—A communication network intended to carry digitized voice and data multiplexed onto the public network. **Jitter** A type of analog communication line distortion caused by abrupt, spurious signal variation from a reference timing position, and capable of causing data transmission errors, particularly at high speeds. (The variation can be in amplitude, time, frequency, or phase.) **Key System** A miniature PABX that accepts 4 to 10 lines and can direct them to as many as 30 telsets. μ-law A companding law accepted as the North American standard for PCM based systems. **LAN** Local Area Network—A data-only communication network between data terminals using a standard interface to the network. **Line** The portion of a circuit external to an apparatus that consists of the conductors connecting the apparatus to the exchange or connecting two exchanges. Line Length Compensation Also referred to as loop length compensation, it involves changing the gain of the transmit and receive paths, within a telephone, to compensate for different signal levels at the end of different line lengths. A short line (close to the CO) will attenuate signals less, and therefore less gain is needed. Compensation circuits generally use the loop current as an indication of the line length. Longitudinal Balance The common-mode rejection of a telephone circuit. **Loop** The loop formed by the two subscriber wires (Tip and Ring) connected to the telephone at one end, and the central office (or PBX) at the other end. Generally it is a floating system, not referred to ground, or ac power. **Loopback** Directing signals back toward the source at some point along a communication path. **Loop Current** The dc current that flows through the subscriber loop. It is typically provided by the central office or PBX, and ranges from 20 to 120 mA. **LT** Line Termination (Line Card). MCU MicroComputer Unit (also MicroController Unit). MPU MicroProcessor Unit. **Mu-Law** A companding/encoding law commonly used in U.S. (same as μ- law). **MUX** Multiplex or multiplexer. **Modem** MOdulator-DEModulator; a unit that modulates and demodulates digital information from a terminal or computer port to an analog carrier signal for passage over an analog line. **Multiframing** When multiframing is enabled, 20 S/T frames are grouped together to provide maintenance subchannels between the TE and the NT. In the TE to NT direction, there is one subchannel called the Q channel. In the NT to TE direction, there are five subchannels called SC1 through SC5. Messages for the Q, SC1, and SC2 subchannels have been defined in CCITT I.430 and ANSI T1.605. Usage of the multiframing subchannels is not mandatory. **Multiplex** To simultaneously transmit two or more messages on a single channel. NT1 Network Termination 1 (OSI Layer 1 Only). NT2 Network Termination 2 (OSI Layers 2 and 3). **Off-Hook** The condition when the telephone is connected to the phone system, permitting loop current to flow. The central office detects the dc current as an indication that the phone is busy. **On-Hook** The condition when the telephone's dc path is open, and no dc loop current flows. The central office regards an on-hook phone as available for ringing. **PABX** Private Automatic Branch Exchange—A customer-owned. switchable telephone system providing internal and/or external station-to-station dialing. **Pair** The two associated conductors that form part of a communication channel. Glossary of Terms and Abbreviations Pass-Band Filter A filter used in communication systems that allows only the frequencies within a communication channel to pass, and rejects all frequencies outside the channel. **PBX** Private Branch Exchange—A class of service in standard Bell System terminology that typically provides the same service as PABX. **PCM** Pulse Code Modulation—A method of transmitting data in which signals are sampled and converted to digital words that are then transmitted serially, typically as 8-bit words. **Phase Jitter** Abrupt, spurious variations in an analog line, generally caused by power and communication equipment along the line that shifts the signal phase relationship back and forth. **PLL** Phase Lock Loop. **PLL Frequency Synthesizer** Phase Lock Loop frequency synthesizer—A frequency synthesizer utilizing a closed loop, as opposed to DDS (direct digital synthesis) which is not a closed loop. **POTS** Plain Old Telephone Service. **Propagation** Delay The time interval between specified reference points on the input and output voltage waveforms. **Psophometric** Weighting A frequency weighting similar to C-Message weighting that is used as the standard for European telephone system testing. **PSN** Packet Switched Network. **PSTN** Public Switched Telephone Network. A device that generates pulse trains corresponding to digits or **Pulse Dialer** characters used in impulse or loop-disconnect dialing. Quantizing **Noise** Signal-correlated noise generally associated with the quantizing error introduced by A/D and D/A conversions in digital transmission systems. REN Ringer Equivalence Number—An indication of the impedance, or > loading factor, of a telephone bell or ringer circuit. An REN of 1.0 equals about 8 k $\Omega$ . The Bell system typically permits a maximum of 5.0 REN (1.6 k $\Omega$ ) on an individual subscriber line. A minimum REN of 0.2 (40 k $\Omega$ ) is required by the Bell system. Repeater An amplifier and associated equipment used in a telephone circuit to process a signal and retransmit it. A dialer that stores a repertory of telephone numbers and dials **Repertory Dialer** any one of them automatically on request. One of the two wires connecting the central office to a telephone. Ring > The name derives from the ring portion of the plugs used by operators (in older equipment) to make the connection. Ring is traditionally negative with respect to Tip. Root mean squared—This is the way ac voltage and amperage is rms evaluated mathematically to determine power consumption or dissipation measurements. **RTS** Request To Send—an EIA-232 control signal between a modem and user's digital equipment that initiates the data transmission sequence on a communication line. Sampling Rate The frequency at which the amplitude of an analog signal is gated > into a coder circuit. The Nyquist sampling theorem states that if a band-limited signal is sampled at regular intervals and at a rate equal to or greater than twice the highest frequency of interest. the sample contains all the information of the original signal. The frequency band of interest in telephony ranges from 300 to 3400 Hz, so a sampling rate of 8 kHz provides dc to 4000 Hz reproduction. SCU Subscriber Channel Unit—The circuitry at a telephone exchange associated with an individual subscriber line or channel. Sidetone The sound fed back to the receiver as a result of speaking into the > microphone. It is a natural consequence of the 2-to-4 wire conversion system. Sidetone was recognized by Alexander Graham Bell as necessary for a person to be able to speak properly while using a handset. Signaling The transmission of control or status information between switching systems in the form of dedicated bits or channels of information inserted on trunks with voice data Signal-to- **Distortion Ratio** (S/D) SLIC The ratio of the input signal level to the level of all components that are present when the input signal (usually a 1.020 kHz sinusoid) is eliminated from the output signal (e.g., by filtering) Subscriber Line Interface Circuit—A circuit that performs the 2-to-4 wire conversion, battery feed, line supervision, and common mode rejection at the central office (or PBX) end of the telephone Smart NT1 Network Termination with integrated TA Small-Outline Gull-wing package—Formerly SOIC with gull-wing SOG Package leads. This package has leads which fold out from the body. Small-Outline J-lead package—Formerly SOIC with J leads. This SOJ Package package has leads which are tucked under the body. Speech Network A circuit that provides 2-to-4 wire conversion, (i.e., connects the microphone and receiver (or the transmit and receive paths) to the Tip and Ring phone lines). Additionally it provides sidetone control, and in many cases, the dc loop current interface. Subscriber Line The system, consisting of the user's telephone, the interconnecting wires, and the central office equipment dedicated to that subscriber (also referred to as a loop). Glossary of Terms and Abbreviations **Switchhook** A synonym for hookswitch. (1) A bit character used to synchronize a time frame in a time-Syn (Sync) > division multiplexer. (2) A sequence used by a synchronous modem to perform bit synchronization or by a line controller for character synchronization. **Synchronous** Modem A modem that uses a derived clocking signal to perform bit synchronization with incoming data. T1 Carrier A PCM system operating at 1.544 MHz and carrying 24 individual voice-frequency channels. TA Terminal Adapter. **Talkdown** Missed signals in the presence of speech. Commonly used to > describe the performance of a DTMF receiver when it fails to recognize a valid DTMF tone due to cancellation of that tone by speech. **Talkoff** False detections caused by speech. Commonly used to describe > the performance of a DTMF receiver when speech, emulating DTMF, causes the receiver to believe it has detected a valid DTMF tone. **Tandem Trunk** See trunk. **Telephone** Exchange A switching center for interconnecting the lines that service a specific area. TE1 Terminal Equipment 1 (ISDN Terminal). TE2 Terminal Equipment 2 (Non-ISDN Terminal). A text communication service between entirely electronic work TELETEX stations that will gradually replace TELEX with the introduction of the digital network. (Not to be confused with teletext.) **TELETEXT** The name usually used for broadcast text (and graphics) for domestic television reception. (Not to be confused with teletex.) Time-Division **Multiplex** A process that permits the transmission of two or more signals over a common path by using a different time interval for each signal. Tin Cans and String A crude analog communications system commonly used to introduce voice communications to children. Tip One of the two wires connecting the central office to a telephone. > The name derives from the tip of the plugs used by operators (in older equipment) to make the connection. Tip is traditionally positive with respect to ring. The modern solid state equivalent of the old electromechanical **Tone Ringer** bell. It provides the sound when the central office alerts the subscriber that someone is calling. Ringing voltage is typically 80- 90 volts rms, 20 Hz. Trunk A telephone circuit or channel between two central offices or switching entities. **TSAC** Time Slot Assigner Circuit—A circuit that determines when a CODEC will put its 8 bits of data on a PCM bit stream. **TSIC** Time Slot Interchange Circuit—A device that switches digital highways in PCM based switching systems; a -digital" crosspoint switch. **Twist** The amplitude ratio of a pair of DTMF tones. (Because of transmission and equipment variations, a pair of tones that originated equal in amplitude may arrive with a considerable difference in amplitude.) **Two Wire Circuit** Refers to the two wires connecting the central office to the subscriber's telephone. Commonly referred to as Tip and Ring, the two wires carry both transmit and receive signals in a differential manner. UDLT Universal Digital Loop Transceiver—A Motorola originated name for a voice/data transceiver circuit. VCO Voltage-controlled oscillator—Input is a voltage; output is a sinusoidal waveform. **VCM** Voltage-controlled multivibrator—Input is a voltage; output is a square wave. **Voice Frequency** A frequency within that part of the audio range that is used for the transmission of speech of commercial quality (i.e., 300-3400 Hz). Weighting A network whose loss varies with frequency in a predetermined **Network** manner. Glossary of Terms and Abbreviations #### **Standards Bodies** ANSI **American National Standards Institute** > 11 West 42nd Street New York, NY 10036 USA **Bellcore Bell Communications Research** **Customer Service** 60 New England Avenue Piscataway, NJ 08854-4196 USA Phone: (201) 699-5800 CCITT Consultive Committee of the International Telephone and Telegraph International Telecommunications Union Place Des Nations CH-1211 Geneva Switzerland Phone: (011) 4122 730 5851 EIA **Electronic Industries Association** 1722 Eye Street, NW Suite 440 Washington, DC 20006 USA Phone (Headquarters): (202) 457-4936 Phone (Standards): (202) 457-4966 **ETSI European Telecommunications Standards Institute** 06921 Sophia Antipolis Cedex FRANCE Phone: 33 92 94 42 00 Fax: 33 93 65 47 16 Standards Bodies IEEE Institute of Electrical and Electronics Engineers Headquarters: 345 East 47th Street New York, NY 10017 **USA** Phone (212) 705-7900 Standards Office: IEEE Service Center PO Box 1331 Piscataway, NJ 00855 USA Phone: (201) 981-0060 TIA Telecommunications Industry Association 2001 Pennsylvania Avenue, NW Suite 800 Washington, DC 2006-1813 USA Phone: (202) 457-5430 Fax: (202 457-4939 # **INDEX** | Symbols | State Machine 9-7 | |---------------------------------------------|----------------------------------------------------| | | Time 9-4 | | ±1 Tones 5-31 | Timer 5-28 | | | Timer #2 Expired 5-52 | | Numerics | Timer Disable 5-28, 9-4 | | | Timer Expire 5-28 | | 2B+D | Timer Expired Input 5-41 | | Channels 9-1 | Activation in Progress 9-4 | | Data 7-2, 8-8, 9-2 | Status Bit 9-4 | | IDL/GCI Loopback 5-45 | AI 5-40 | | 2B1Q | Always Active Enable 5-52 | | U-Interface Connection 10-4 | AMI Violations 5-49 | | 2B1Q Interface 1-2, 10-4 | Analog Loopback 5-37 | | Electrical Characteristics 11-4 | ANSI F-1 | | Guidelines C-3 | ANSI T1.601 1-2, 5-11, 5-13, 5-16, 9-1–9-2, 9-5 | | Line Components Values 10-4, D-2 | ANSI T1.605 1-2, 5-41, 5-47, 5-49, 5-54, 9-6, 10-1 | | Line Connection D-1 | AR 5-41 | | U-Interface Connection D-1 | Architecture | | | Mini-PABX 4-4 | | A | Smart NT1 4-2 | | | ARU Disable 5-58 | | A Bit 8-2–8-3, 9-8 | | | Absolute Maximum Ratings 11-1 | В | | Absolute Min Power Mode 7-4 | | | Absolute Minimum Power 5-40 | B Channels 2-1, 7-1, 8-1, 8-8, 9-5 | | Absolute Power Down Mode 4-5 | B1 5-7, 5-53, 5-58 | | Accessing the Channels in Terminal Mode 7-3 | S/T Loopback | | Accumulate DFE Output 5-30 | Non-Transparent 5-50 | | Accumulate EC Output 5-30 | Transparent 5-50 | | ACT Bit 5-13, 9-2 | B1 Channel 5-44, 5-60–5-61, 9-5 | | Activate Request | S/T-Interface 5-63 | | U-Interface 3-12, 5-58 | U-Interface 5-63 | | Activation 5-5, 5-40–5-41, 5-51, 9-1, 9-9 | B2 5-7, 5-53, 5-58 | | Control 6–0 5-28 | S/T Loopback | | Control Steer 5-29 | Non-Transparent 5-50 | | Customer Enable 5-6 | Transparent 5-50 | | Indication 5-40, 9-4, 9-7 | B2 Channel 5-44, 5-60–5-61, 9-5 | | Indication Bit 9-7 | S/T-Interface 5-63 | | Initiation 9-4 | U-Interface 5-63 | | NR1 5-4–5-7 | Bellcore F-1 | | Procedures Disabled 5-51 | Big Jump Select 5-29 | | Procedures Ignored 9-6 | Block B1 5-7 | | Request 5-41, 7-4, 9-4 | Block B2 5-7 | | Request Bit 5-5 | Block Diagram 1-3 | | S/T Loop by TE 9-6 | BPV Counter 5-49 | | Sequence 9-2 | Byte Register 6-6 | | Signals for NT Mode 9-3 | Byte Register Operation 6-6 | | State 6-0 5-28 | Byte Registers | | State Diagram 9-3 | S/T-Interface 5-46 | | E | Control 5-26<br>Rollover 5-36 | |--------------------------------------------------------|-------------------------------------------| | E Bit 8-2–8-3, 8-5 | FECV Detection 5-42 | | EC Output 5-30 | Filter Capacitor D-5 | | EC Updates 5-30 | Fixed Timing 3-5 | | Echo Cancellers 9-1 | Fixed Timing Enable 5-45 | | Echo Channel 5-52–5-53, 9-8 | Force Echo Channel to Zero 5-53 | | EI 5-40, 9-7 | Force Linkup 5-29 | | EI Bit 9-7 | Force Tx INFO2 5-53 | | EIA F-1 | Frame Control 2–Frame Control 0 5-20 | | Electrical Characteristics 11-3 | Frame State 3–Frame State 0 5-21 | | Embedded Operations Channel | Frame Steering 5-20 | | See EOC | Frame Sync 5-41 | | Enable B1 Input 5-58 | Frame Sync/NT Mode 9-7 | | Enable B1 Output 5-58 | Frame Synchronization 3-6 | | Enable B2 Input 5-58 | Frame Violation Counter 5-49 | | Enable B2 Output 5-58 | Framer-to-Deframer Loopback 5-31 | | Enable DFE Updates 5-30 | FS 5-41 | | Enable Digital Outputs 3-5 | FSC 7-1, 8-1 | | 0 1 | | | Enable EC Updates 5-30 | FSC Period 11-5 | | Enable MEC Updates 5-30 | FSYNC Status Bit 9-7<br>FT CS3211 1-2 | | Enable Multiframing 5-52 | | | EOC 1-2, 5-6, 9-5 | Functional Signal Groupings 3-2 | | Buffer R6 5-6 | • | | Control 1-0 5-22 | G | | Control Modes 5-22 | CCI 1 2 1 2 0 1 | | EPI 10-3 5-30 | GCI 1-2–1-3, 8-1 | | EPI 18-11 5-29 | Activation/Deactivation Time Diagrams 9-9 | | Equalizers 9-1 | Data Flow | | Error 5-40, 9-7 | Conceptual Diagram 8-9, 8-12 | | Error Condition 9-7 | Electrical Mode 5-18 | | Error Indication 5-4, 5-40 | Frame 8-8 | | Error Rate 9-4 | Frame Configuration 8-2 | | ETSI F-1 | Frame Structure 8-2 | | ETSI ETR 080 1-2 | IN1 5-18 | | ETSI ETS 300012 1-2, 5-41, 5-47, 5-49, 5-54, 9-6, 10-1 | IN2 5-18 | | Evaluation Board A-1 | Master Timing 11-8 | | External Power Supplies Status 4-1 | Multiplex Timing 8-13 | | External S/T Loopback 5-57 | Multiplexed Frame Configuration 8-2 | | _ | Operation 8-5 | | F | Select M4-BR0 5-35 | | T.D | Terminal Mode | | F Bit 5-49 | C/I Channel Command and Indication | | Fast DFE/ARC Beta 5-30 | Codes 8-10 | | Fast EC Beta | Timeslot Locations 5-18 | | EC Beta 5-30 | Timing Characteristics 11-7 | | FEBE | GCI Based Smart NT Block Diagram 4-3 | | Bit 5-14 | GCI Channel 8-2 | | Count 5-14 | GCI Mode 1-2, 3-6, 4-1, 5-1, 9-4 | | Counter 5-14 | GCI-based Terminal U Block Diagram 4-5 | | Input 5-12 | General Circuit Interface | | Received 5-13 | See GCI | | FEBE Counter 7-FEBE Counter 0 (b7-b0) 5-14 | Generic Flow Control | | FEBE/NEBE | See GFC | Н Freescale Semiconductor, Inc. | Glossary E-1 | INFO 1 5-56, 9-6 | |-----------------------------------------------|------------------------------------------| | Ground C-2 | INFO 2 9-6 | | | INFO 3 5-56, 9-6 | | н | INFO 4 9-6 | | 11 | INFO State 5-42, 5-56 | | II: 1 . T | • | | Highest Transmission State 9-6 | INFO0 7-4 | | Hold Activation State 5-29 | INFO2 5-53, 7-4 | | | Initial State | | | B1 and B2 Channels 9-5, 9-7 | | | Integrated Services Digital Network | | IDL 1-2–1-3, 7-1 | See ISDN | | 8/10 5-18 | Interchip Digital Link | | Free Run 5-18 | See IDL | | Timing in 10-Bit Master Mode 5-19 | Interrupt 5-43 | | Timing in 8-Bit Master Mode 5-19 | Multiframe 5-48 | | IDL Interface 9-5 | Interrupt Request Output 3-10 | | BR7 5-18, 5-28-5-30, 5-34 | Interrupts | | IDL Interface Mode 7-1 | NR3 5-6 | | IDL Mode 3-6, 9-1, 9-4 | Invert B1 Channel 5-44 | | D Channel Timing 11-11 | Invert B2 Channel 5-44 | | IDL Terminal Mode 7-2 | Invert Echo Channel 5-52 | | | | | IDL Timing | IRQ 6-11 | | 8/10-Bit Formats 11-6 | IRQ0 5-6 | | IDL/GCI | IRQ0 Enable 5-7 | | B1 Loopback | IRQ1 5-6 | | Non-Transparent 5-51 | IRQ1 Enable 5-7 | | Transparent 5-51 | IRQ2 5-6 | | B2 Loopback | Multiframe Reception 5-42 | | Non-Transparent 5-51 | IRQ2 Enable 5-7, 5-43 | | Transparent 5-51 | IRQ3 5-6 | | Interface Loopback Control Bits (U-Interface) | Change in Rx INFO State 5-42 | | 5-17 | IRQ3 Enable 5-7, 5-43 | | Invert 5-18 | IRQ6 | | Loop 2B+D 5-16 | FECV Detection 5-42 | | Loop B2 5-16 | IRQ6 Enable 5-43 | | Loopback 5-45 | IRQ7 | | Loopback Logic Diagram 5-17 | Terminal D Collision 5-42 | | IDL/SCP Based Smart NT Block Diagram 4-2 | IRQ7 Enable 5-43 | | IDL/SCP Mode 5-1, 9-1 | ISDN 2-2 | | IDL/SCP versus GCI Mode Select 3-5 | Call Control Source Code B-3 | | IDL/SCP-based Terminal U Block Diagram 4-5 | Reference Model 2-1 | | IDL2 | standards 1-1 | | Enable TCLK 5-63 | ISW 9-2 | | | | | IDL2 Interface | ITU .430 1-2, 10-1 | | NR5 5-7 | | | IDLE B1 Channel 5-44 | L | | IDLE B1 channel | | | S/T loop 9-7 | LAPD Polarity Control 5-52 | | IDLE B2 channel | LED Control 1 3-10 | | S/T loop 9-7 | LED Control 2 3-11 | | Idle B2 Channel 5-44 | LED1 4-1 | | IEEE F-2 | LED2 4-1 | | IMP 2-2 | Line Interface 3-2, 3-14, C-3 | | INFO 0 9-6 | Circuit Component Value Calculations D-1 | | | ± | | Line Interface Circuit D-5 | 0 5-24 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | M4 Delta Mode 5-25 | | Linkup 5-4, 9-4 | M4 Dual Consecutive Modes 5-24 | | Status Bit 9-4 | M4 Every Mode 5-25 | | Load Activation State 5-29 | M4 Trinal Check Mode 5-25 | | Loopback 5-31, 5-45, 5-50, 5-57 | Maintenance Bits 5-11-5-13, 5-34, 9-5 | | Active 3-9 | BR0 5-11, 5-34 | | BR14 5-31 | BR1 5-12 | | BR6 5-16 | BR2 5-12 | | IDL/GCI 5-45 | BR3 5-13 | | IDL2-Loop 2B+D 5-16 | Maintenance Channel | | IDL2-Loop B1 5-16 | Receive Registers 8-5 | | IDL2-Loop B2 5-16 | Registers 9-4 | | IDL2-Loop Transparent 5-16 | Maintenance Channel Bits 9-5 | | U-Loop 2B+D 5-16 | Manual Organization 1-4 | | U-Loop B1 5-16 | Mask 7-Mask 0 5-31 | | U-Loop B2 5-16 | Match Scrambler 5-21 | | U-Loop Transparent 5-16 | Maximum Ratings 11-1 | | Loopback Controls 5-16 | MC145572 1-1 | | Loss | MC145574 1-1 | | Superframe Synchronization 9-4-9-5 | MC145576 Evaluation Board | | LT 9-10 | See MC145576EVK | | LT Initiated Activation 9-10 | MC145576DRV A-2 | | LT Initiated Deactivation 9-18 | MC145576EVK | | LT Mode | Block Diagram A-1 | | Activation Signals 9-2 | NT1 Mode A-1 | | • | Smart NT1 Mode A-2 | | M | MC68302 Integrated Multiprotocol Processor 2-2 | | | MCU Mode 3-7 | | M Channel 9-2 | MEC Updates 5-30 | | M4 9-5 | Message Priority Class 3-13 | | A CT D: 4 0 2 | | | ACT Bit 9-2 | Mini-PABX 4-4 | | Bit Definitions 5-11 | Mini-PABX 4-4<br>Block Diagram 4-4, 7-8 | | | | | Bit Definitions 5-11 | Block Diagram 4-4, 7-8 | | Bit Definitions 5-11<br>Bits 5-11 | Block Diagram 4-4, 7-8<br>Mode Select 3-2<br>Mode Selection 3-4<br>Modes of Operation 4-1 | | Bit Definitions 5-11<br>Bits 5-11<br>Channel 9-2 | Block Diagram 4-4, 7-8<br>Mode Select 3-2<br>Mode Selection 3-4 | | Bit Definitions 5-11<br>Bits 5-11<br>Channel 9-2<br>Control 1–0 5-24 | Block Diagram 4-4, 7-8<br>Mode Select 3-2<br>Mode Selection 3-4<br>Modes of Operation 4-1 | | Bit Definitions 5-11 Bits 5-11 Channel 9-2 Control 1-0 5-24 Control Modes 5-24 | Block Diagram 4-4, 7-8<br>Mode Select 3-2<br>Mode Selection 3-4<br>Modes of Operation 4-1<br>Monitor Channel 5-1, 8-1, 8-3, 8-5 | | Bit Definitions 5-11 Bits 5-11 Channel 9-2 Control 1-0 5-24 Control Modes 5-24 DEA Bit 9-5 | Block Diagram 4-4, 7-8 Mode Select 3-2 Mode Selection 3-4 Modes of Operation 4-1 Monitor Channel 5-1, 8-1, 8-3, 8-5 Access Protocol 8-3 Commands 8-6 Interrupt Indication Messages 8-7 | | Bit Definitions 5-11 Bits 5-11 Channel 9-2 Control 1-0 5-24 Control Modes 5-24 DEA Bit 9-5 Delta Mode 5-25 Dual Consecutive Modes 5-24 Every Mode 5-25 | Block Diagram 4-4, 7-8 Mode Select 3-2 Mode Selection 3-4 Modes of Operation 4-1 Monitor Channel 5-1, 8-1, 8-3, 8-5 Access Protocol 8-3 Commands 8-6 Interrupt Indication Messages 8-7 Messages and Commands 8-5 | | Bit Definitions 5-11 Bits 5-11 Channel 9-2 Control 1-0 5-24 Control Modes 5-24 DEA Bit 9-5 Delta Mode 5-25 Dual Consecutive Modes 5-24 Every Mode 5-25 Maintenance Bits 5-6 | Block Diagram 4-4, 7-8 Mode Select 3-2 Mode Selection 3-4 Modes of Operation 4-1 Monitor Channel 5-1, 8-1, 8-3, 8-5 Access Protocol 8-3 Commands 8-6 Interrupt Indication Messages 8-7 Messages and Commands 8-5 Multiple Interrupt Indications Sequence 8-5 | | Bit Definitions 5-11 Bits 5-11 Channel 9-2 Control 1-0 5-24 Control Modes 5-24 DEA Bit 9-5 Delta Mode 5-25 Dual Consecutive Modes 5-24 Every Mode 5-25 Maintenance Bits 5-6 Trinal Mode 5-36 | Block Diagram 4-4, 7-8 Mode Select 3-2 Mode Selection 3-4 Modes of Operation 4-1 Monitor Channel 5-1, 8-1, 8-3, 8-5 Access Protocol 8-3 Commands 8-6 Interrupt Indication Messages 8-7 Messages and Commands 8-5 Multiple Interrupt Indications Sequence 8-5 Operation 8-3 | | Bit Definitions 5-11 Bits 5-11 Channel 9-2 Control 1-0 5-24 Control Modes 5-24 DEA Bit 9-5 Delta Mode 5-25 Dual Consecutive Modes 5-24 Every Mode 5-25 Maintenance Bits 5-6 Trinal Mode 5-36 Trinal-Check Mode 5-25 | Block Diagram 4-4, 7-8 Mode Select 3-2 Mode Selection 3-4 Modes of Operation 4-1 Monitor Channel 5-1, 8-1, 8-3, 8-5 Access Protocol 8-3 Commands 8-6 Interrupt Indication Messages 8-7 Messages and Commands 8-5 Multiple Interrupt Indications Sequence 8-5 Operation 8-3 Protocol with Delay 8-4 | | Bit Definitions 5-11 Bits 5-11 Channel 9-2 Control 1-0 5-24 Control Modes 5-24 DEA Bit 9-5 Delta Mode 5-25 Dual Consecutive Modes 5-24 Every Mode 5-25 Maintenance Bits 5-6 Trinal Mode 5-36 Trinal-Check Mode 5-25 M5 9-5 | Block Diagram 4-4, 7-8 Mode Select 3-2 Mode Selection 3-4 Modes of Operation 4-1 Monitor Channel 5-1, 8-1, 8-3, 8-5 Access Protocol 8-3 Commands 8-6 Interrupt Indication Messages 8-7 Messages and Commands 8-5 Multiple Interrupt Indications Sequence 8-5 Operation 8-3 Protocol with Delay 8-4 Register Read Sequence 8-4 | | Bit Definitions 5-11 Bits 5-11 Channel 9-2 Control 1-0 5-24 Control Modes 5-24 DEA Bit 9-5 Delta Mode 5-25 Dual Consecutive Modes 5-24 Every Mode 5-25 Maintenance Bits 5-6 Trinal Mode 5-36 Trinal-Check Mode 5-25 M5 9-5 | Block Diagram 4-4, 7-8 Mode Select 3-2 Mode Selection 3-4 Modes of Operation 4-1 Monitor Channel 5-1, 8-1, 8-3, 8-5 Access Protocol 8-3 Commands 8-6 Interrupt Indication Messages 8-7 Messages and Commands 8-5 Multiple Interrupt Indications Sequence 8-5 Operation 8-3 Protocol with Delay 8-4 Register Read Sequence 8-4 Register Write Sequence 8-4 | | Bit Definitions 5-11 Bits 5-11 Channel 9-2 Control 1-0 5-24 Control Modes 5-24 DEA Bit 9-5 Delta Mode 5-25 Dual Consecutive Modes 5-24 Every Mode 5-25 Maintenance Bits 5-6 Trinal Mode 5-36 Trinal-Check Mode 5-25 M5 9-5 M5/M6 Bits 5-12—5-13 | Block Diagram 4-4, 7-8 Mode Select 3-2 Mode Selection 3-4 Modes of Operation 4-1 Monitor Channel 5-1, 8-1, 8-3, 8-5 Access Protocol 8-3 Commands 8-6 Interrupt Indication Messages 8-7 Messages and Commands 8-5 Multiple Interrupt Indications Sequence 8-5 Operation 8-3 Protocol with Delay 8-4 Register Read Sequence 8-4 Register Write Sequence 8-4 Response Messages 8-6-8-7 | | Bit Definitions 5-11 Bits 5-11 Channel 9-2 Control 1-0 5-24 Control Modes 5-24 DEA Bit 9-5 Delta Mode 5-25 Dual Consecutive Modes 5-24 Every Mode 5-25 Maintenance Bits 5-6 Trinal Mode 5-36 Trinal-Check Mode 5-25 M5 9-5 M5/M6 Bits 5-12-5-13 Control 1-0 5-26 | Block Diagram 4-4, 7-8 Mode Select 3-2 Mode Selection 3-4 Modes of Operation 4-1 Monitor Channel 5-1, 8-1, 8-3, 8-5 Access Protocol 8-3 Commands 8-6 Interrupt Indication Messages 8-7 Messages and Commands 8-5 Multiple Interrupt Indications Sequence 8-5 Operation 8-3 Protocol with Delay 8-4 Register Read Sequence 8-4 Register Write Sequence 8-4 Response Messages 8-6-8-7 Monitored Error Rate 9-4 | | Bit Definitions 5-11 Bits 5-11 Channel 9-2 Control 1-0 5-24 Control Modes 5-24 DEA Bit 9-5 Delta Mode 5-25 Dual Consecutive Modes 5-24 Every Mode 5-25 Maintenance Bits 5-6 Trinal Mode 5-36 Trinal-Check Mode 5-25 M5 9-5 M5/M6 Bits 5-12-5-13 Control 1-0 5-26 Control Modes 5-26 | Block Diagram 4-4, 7-8 Mode Select 3-2 Mode Selection 3-4 Modes of Operation 4-1 Monitor Channel 5-1, 8-1, 8-3, 8-5 Access Protocol 8-3 Commands 8-6 Interrupt Indication Messages 8-7 Messages and Commands 8-5 Multiple Interrupt Indications Sequence 8-5 Operation 8-3 Protocol with Delay 8-4 Register Read Sequence 8-4 Register Write Sequence 8-4 Response Messages 8-6-8-7 Monitored Error Rate 9-4 Multiframe Interrupt 5-48 | | Bit Definitions 5-11 Bits 5-11 Channel 9-2 Control 1-0 5-24 Control Modes 5-24 DEA Bit 9-5 Delta Mode 5-25 Dual Consecutive Modes 5-24 Every Mode 5-25 Maintenance Bits 5-6 Trinal Mode 5-36 Trinal-Check Mode 5-25 M5 9-5 M5/M6 Bits 5-12-5-13 Control 1-0 5-26 Control Modes 5-26 M5/M6 Message 8-5 | Block Diagram 4-4, 7-8 Mode Select 3-2 Mode Selection 3-4 Modes of Operation 4-1 Monitor Channel 5-1, 8-1, 8-3, 8-5 Access Protocol 8-3 Commands 8-6 Interrupt Indication Messages 8-7 Messages and Commands 8-5 Multiple Interrupt Indications Sequence 8-5 Operation 8-3 Protocol with Delay 8-4 Register Read Sequence 8-4 Register Write Sequence 8-4 Response Messages 8-6–8-7 Monitored Error Rate 9-4 Multiframe Interrupt 5-48 Multiframe Reception 5-42 | | Bit Definitions 5-11 Bits 5-11 Channel 9-2 Control 1-0 5-24 Control Modes 5-24 DEA Bit 9-5 Delta Mode 5-25 Dual Consecutive Modes 5-24 Every Mode 5-25 Maintenance Bits 5-6 Trinal Mode 5-36 Trinal-Check Mode 5-25 M5 9-5 M5/M6 Bits 5-12—5-13 Control 1-0 5-26 Control Modes 5-26 M5/M6 Message 8-5 M6 9-5 | Block Diagram 4-4, 7-8 Mode Select 3-2 Mode Selection 3-4 Modes of Operation 4-1 Monitor Channel 5-1, 8-1, 8-3, 8-5 Access Protocol 8-3 Commands 8-6 Interrupt Indication Messages 8-7 Messages and Commands 8-5 Multiple Interrupt Indications Sequence 8-5 Operation 8-3 Protocol with Delay 8-4 Register Read Sequence 8-4 Register Write Sequence 8-4 Response Messages 8-6-8-7 Monitored Error Rate 9-4 Multiframe Interrupt 5-48 Multiframe Reception 5-42 Multiframing 5-42, 5-47-5-48, 5-54-5-55 | | Bit Definitions 5-11 Bits 5-11 Channel 9-2 Control 1-0 5-24 Control Modes 5-24 DEA Bit 9-5 Delta Mode 5-25 Dual Consecutive Modes 5-24 Every Mode 5-25 Maintenance Bits 5-6 Trinal Mode 5-36 Trinal-Check Mode 5-25 M5 9-5 M5/M6 Bits 5-12-5-13 Control 1-0 5-26 Control Modes 5-26 M5/M6 Message 8-5 M6 9-5 Maintenance 9-5 | Block Diagram 4-4, 7-8 Mode Select 3-2 Mode Selection 3-4 Modes of Operation 4-1 Monitor Channel 5-1, 8-1, 8-3, 8-5 Access Protocol 8-3 Commands 8-6 Interrupt Indication Messages 8-7 Messages and Commands 8-5 Multiple Interrupt Indications Sequence 8-5 Operation 8-3 Protocol with Delay 8-4 Register Read Sequence 8-4 Register Write Sequence 8-4 Response Messages 8-6–8-7 Monitored Error Rate 9-4 Multiframe Interrupt 5-48 Multiframe Reception 5-42 Multiframing 5-42, 5-47–5-48, 5-54–5-55 Multiplex GCI Timing 8-13 | | Bit Definitions 5-11 Bits 5-11 Channel 9-2 Control 1-0 5-24 Control Modes 5-24 DEA Bit 9-5 Delta Mode 5-25 Dual Consecutive Modes 5-24 Every Mode 5-25 Maintenance Bits 5-6 Trinal Mode 5-36 Trinal-Check Mode 5-25 M5 9-5 M5/M6 Bits 5-12-5-13 Control 1-0 5-26 Control Modes 5-26 M5/M6 Message 8-5 M6 9-5 Maintenance 9-5 BR9 5-22 | Block Diagram 4-4, 7-8 Mode Select 3-2 Mode Selection 3-4 Modes of Operation 4-1 Monitor Channel 5-1, 8-1, 8-3, 8-5 Access Protocol 8-3 Commands 8-6 Interrupt Indication Messages 8-7 Messages and Commands 8-5 Multiple Interrupt Indications Sequence 8-5 Operation 8-3 Protocol with Delay 8-4 Register Read Sequence 8-4 Register Write Sequence 8-4 Response Messages 8-6–8-7 Monitored Error Rate 9-4 Multiframe Interrupt 5-48 Multiframe Reception 5-42 Multiframing 5-42, 5-47–5-48, 5-54–5-55 Multiplex GCI Timing 8-13 Multiplex Mode 8-12 | | Bit Definitions 5-11 Bits 5-11 Channel 9-2 Control 1-0 5-24 Control Modes 5-24 DEA Bit 9-5 Delta Mode 5-25 Dual Consecutive Modes 5-24 Every Mode 5-25 Maintenance Bits 5-6 Trinal Mode 5-36 Trinal-Check Mode 5-25 M5 9-5 M5/M6 Bits 5-12-5-13 Control 1-0 5-26 Control Modes 5-26 M5/M6 Message 8-5 M6 9-5 Maintenance 9-5 | Block Diagram 4-4, 7-8 Mode Select 3-2 Mode Selection 3-4 Modes of Operation 4-1 Monitor Channel 5-1, 8-1, 8-3, 8-5 Access Protocol 8-3 Commands 8-6 Interrupt Indication Messages 8-7 Messages and Commands 8-5 Multiple Interrupt Indications Sequence 8-5 Operation 8-3 Protocol with Delay 8-4 Register Read Sequence 8-4 Register Write Sequence 8-4 Response Messages 8-6–8-7 Monitored Error Rate 9-4 Multiframe Interrupt 5-48 Multiframe Reception 5-42 Multiframing 5-42, 5-47–5-48, 5-54–5-55 Multiplex GCI Timing 8-13 | MC145576 User's Manual For More Information On This Product, Go to: www.freescale.com Ν | Multiplexed GCI Frame Configuration 8-2 | See PLL | |------------------------------------------------|---------------------------------------------------| | Mute B1 from S/T-Interface 5-53 | Phase Relationship of the NT Transmit Signal 7-10 | | Mute B2 from S/T-Interface 5-53 | Pin Assignments 12-1 | | | Pin Configuration | | N | OR7 5-36 | | | OR8 5-37 | | NEBE | OR9 5-37 | | Count 5-15 | Pinout Drawing 12-1 | | Counter 5-15 | Plain Old Telephone System | | NEBE Counter 7-NEBE Counter 0 (b7-b0) 5-15 | See POTS | | Network Termination 1 | PLL 3-2 | | See NT1 | PLL and Clock 3-4 | | Nibble Register Operation 6-2 | POTS 1-3 | | Nibble Registers | POTS Interface 4-2 | | S/T-Interface 5-39 | Power Consumption 11-2 | | U-Interface 5-2 | Power Down Mode 5-45, 7-2 | | Noise C-2 | Power Settings | | Notation Conventions 1-4 | Absolute Minimum Power 5-40 | | NT Deactivation | Power Supplies | | Procedures and Warm Start 9-5 | External 4-1 | | NT Mode 9-3 | Power Supply 3-2 | | Activation Signals 9-2 | Power, Ground, and Noise Considerations C-2 | | Transmission State 9-6 | Power-Down 5-3 | | NT Terminal 8-Bit Mode 7-4 | Power-Down Enable 5-3 | | NT Terminal IDL 10-Bit Mode 7-4 | Printed Circuit Board Layout C-1 | | NT Terminal IDL 8-Bit Mode 7-5 | Printed Circuit Board Mounting C-1 | | NT Terminal mode 4-3 | Protection Diodes 10-3 | | NT Terminal Mode Disabled 5-58 | PS1 3-7 | | NT Transmit Signal/FSC Phase Relationship 7-10 | PS1/2 1-2 | | NT1 1-1, 2-1 | PS2 3-8 | | Block Diagram 4-1 | | | Functional Overview 1-3 | Q | | Standard Operation 4-1 | | | NT1 Mode A-1 | Q Bit Quality 5-48 | | | Q Nibble from S/T Loop 5-48 | | 0 | | | | R | | Open Feedback Switches 5-37 | D(5 ( 5 0 | | Operating Conditions 11-1 | R6 5-6, 5-8 | | Operating Temperature 11-1 | R6 Register | | Oscillator Layout Guidelines C-3 | U-Interface 5-8 | | Overlay Enable 5-58 | R6 Register Operation 6-4 | | Overlay Registers | Ratings 11-1 | | S/T-Interface 5-59 | Absolute Maximum 11-1 | | U-Interface 5-32 | Received FEBE 5-13 | | _ | Receiver Sensitivity 11-2 | | P | Recommended 2B1Q U-Interface Connection 10-4, D-1 | | PABX 4-4 | Recommended Operating Conditions 11-1 | | PABX applications 7-7 | Register Bit Locations | | Package Description 12-2 | Superframe LT $\rightarrow$ NT 5-8 | | Passive Bus 9-7 | Superframe NT $\rightarrow$ LT 5-9 | | Performance 11-2 | Register Configuration Options 5-1 | | Phase Lock Loop | Register Description Reference 5-1 | | RESET 3-4 | NR2 5-41 | |--------------------------------------------------|----------------------------------------| | Reset 3-4, 5-40-5-41 | NR2 Bit Definitions 5-41 | | Power-Down 5-3 | NR3 5-42 | | NR0 5-40-5-45 | NR3 Bit Definitions 5-42 | | Power-Down Enable 5-3 | NR4 5-43 | | Resistors 10-3 | NR4 Bit Definitions 5-43 | | Transmit Series D-2 | NR5 5-44 | | Return to Normal 5-3, 5-40 | NR6 5-45 | | R-Interface 1-1 | Operations 9-6 | | RO/WO to R/W 5-31 | OR0 5-60 | | Rx INFO State 5-42 | OR0 Bit Definitions 5-60 | | Rx INFO State B1 and B0 5-56 | OR1 5-60 | | Rx INFO State Codes 5-56 | OR1 Bit Definitions 5-60 | | 10.11.12 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | OR2 5-60 | | S | OR2 Bit Definitions 5-60 | | | OR3 5-61 | | S/T Byte Registers 5-1, 5-46 | OR4 5-61 | | S/T Loop 5-47–5-48, 9-7 | OR4 Bit Definitions 5-61 | | S/T Loopback 5-50 | OR5 5-61 | | S/T Nibble Registers 5-1, 5-39 | OR6 5-62 | | S/T Overlay Registers 5-1, 5-59 | OR6 Bit Definitions 5-62 | | S/T-Interface 1-1–1-2, 2-2, 3-13, 7-2, 9-6, 10-1 | OR7 5-63 | | Analog Characteristics 11-4 | OR7 Bit Definitions 5-63 | | B1 Channel 5-63 | Overlay Register Map 5-59 | | B2 Channel 5-63 | Receive Line Interface Circuit 10-3 | | BR10 5-55 | Receive Line Interface Circuitry 10-2 | | BR10 Bit Definitions 5-55 | Registers 5-39 | | BR11 5-56 | SCP Enable 3-8 | | BR12 5-58 | SCP Nibble Operations 6-3 | | BR12 Bit Definitions 5-58 | Terminal Mode 7-4 | | BR2 5-47 | Transmit Line Interface Circuit 10-2 | | BR2 Bit Definitions 5-47 | Transmit Line Interface Circuitry 10-1 | | BR3 5-48 | SC2 to Loop 5-54 | | BR3 Bit Definitions 5-48 | SC3 to Loop 5-54 | | BR4 5-49 | SC4 to Loop 5-55 | | BR4 Bit Definitions 5-49 | SC5 to Loop 5-55 | | BR5 5-49 | Schematic Reference | | BR5 Bit Definitions 5-49 | U-Interface Transformer 10-5 | | BR6 5-50 | SCP 1-2–1-3 | | BR6 Bit Definitions 5-50 | Bits 9-8 | | BR7 5-51 | Byte Register Read Operation | | BR7 Bit Definitions 5-51 | Double 8-Bit Transfer 6-6 | | BR8 5-53 | Single 16-Bit Transfer 6-7 | | BR9 5-54 | Byte Register Write Operation | | BR9 Bit Definitions 5-54 | Double 8-Bit Transfer 6-6 | | Byte Register Map 5-46 | Single 16-Bit Transfer 6-7 | | D Channel 5-63 | Clock Input 3-8 | | D-Channel Clock 3-11 | Enable for S/T-Interface 3-8 | | Loopback 5-57 | Enable for U-Interface 3-7 | | Nibble Register Map 5-39 | EOC Register R6 Read Operation | | NR0 5-40 | Double 8-Bit Transfer 6-4 | | NR0 Bit Definitions 5-40 | Single 16-Bit Transfer 6-5 | | NR1 5-40 | EOC Register R6 Write Operation | | NR1 Bit Definitions 5-40 | Double 8-Bit Transfer 6-4 | | THE DIE DEHILLOID O TO | Double o bit Humblet o a | | Single 16-Bit Transfer 6-5 | Smart NT1 Architecture 4-2 | |-----------------------------------------------|----------------------------------------| | Independence from Crystal 6-11 | Smart NT1 Configuration A-2 | | Indication of Transmit and Receive States 9-8 | Smart NT1 Mode A-2 | | Interface Timing 11-10 | Smart Terminal Adaptor 1-2 | | IRQ 6-11 | SN0 9-2 | | Receive Input 3-9 | SN1 9-2 | | Rx 6-10 | SN2 9-2 | | S/T-Interface Byte Operations 6-8 | SN3 9-1–9-2, 9-4 | | SCPCLK 6-11 | Software Reset 5-3, 5-40 | | SCPEN 6-11 | Standalone NT1 4-1 | | Slave Mode 6-12 | Standard NT1 Operation 4-1 | | Timing Characteristics 11-9 | Standards Bodies F-1 | | | | | Transmit Output 3-9 | Step Activation State 5-29 | | Tx 6-10 | Stop/Go Disabled 5-58 | | U-Interface Byte Operations 6-7 | Storage Temperature 11-1 | | U-NR0-5 or S/T-NR0-6 — Read Operation 6-3 | Subchannel 1 (SC1) to S/T Loop 5-47 | | U-NR0-5 or S/T-NR0-6 – Write Operation 6-2 | Subchannel 2 5-54 | | SCP Bus 5-1, 6-9 | Subchannel 3 5-54 | | SCP Mode 6-1–6-2, 9-4 | Subchannel 4 5-55 | | SCP Rx 6-10 | Subchannel 5 5-55 | | SCP Tx 6-10 | Superframe | | SCPCLK 6-11 | Frame Steering Modes of Operation 5-20 | | <u>SCPEN-T</u> 6-11 | Sync 9-4 | | SCPEN-U 6-11 | Synchronization Word 9-2 | | Select DCH Access 5-27 | Superframe Detect 5-14 | | Select Dump Access 5-27 | Superframe Sync 5-4 | | Select Overlay 5-27 | Superframe Update Disable 5-5 | | Serial Control Port | Superframe Update Disable Bit 5-5 | | See SCP | Swap B1/B2 5-7, 5-45, 9-5 | | Serial Control Port Interface | | | See SCP | T | | Serial Data In (IDL/GCI) 3-7 | | | Serial Data Out (IDL/GCI) 3-6 | TA 1-1 | | SI 5-41 | TDM 3-2 | | Signal Descriptions 3-1, 6-9, 7-1, 8-1 | TDM Data Flow Conceptual Diagram 7-5 | | Signal Groupings 3-2 | TDM Data Interface 3-6 | | Simple Smart NT 4-2 | TDM IDL 10-Bit Mode 7-6 | | SL0 9-2 | TDM IDL 8-Bit Mode 7-6 | | SL1 9-2 | TDM Mode 7-5 | | SL2 9-2 | TE Initiated Activation 9-14 | | SL3 9-1–9-2, 9-4 | TE1 1-1, 2-2 | | Slave | TE2 1-1 | | Enable TCLK 5-63 | Temperature 11-1 | | Sleep Indication 5-41 | Terminal Adapter | | Sleep Mode 7-4, 11-2 | See TA | | Sleep Power Down Mode 7-4 | Terminal Class 5-41 | | Sleep Power Down Mode Disable 5-45 | Terminal D Collision 5-42 | | Smart NT | Terminal Data Flow | | | | | Block Diagram 4-2–4-3 | Conceptual Diagram 7-3 | | Full TA Capability 4-2 | Terminal Equipment 1 | | Mini-PABX 7-8 | See TE1 | | Simple 4-2 | Terminal Equipment 2 | | Simple TA Capability 4-2 | See TE2 | | Smart NT1 1-1-1-2 | Terminal Initiated Activation 9-16 | U Freescale Semiconductor. Inc. | Terminal Mode 7-3–7-4, 8-8 | Transformers | |------------------------------------------------|-----------------------------------------------| | Accessing Channels 7-3 | Third Party Sources B-2 | | IDL Interface Timing 7-4 | Transmission Line Interface Circuitry 10-1 | | Termination Resistors 10-3 | Transmission States 9-6 | | Test Pulse 1 3-8 | Transmit 96 KHz Test Signal 5-57 | | Test Pulse 2 3-9 | Transmit Circuit Model D-3 | | Test Pulses 4-1 | Transmit Framer 9-3 | | Test Signal 5-57 | Transmit Noise Filter Capacitor D-5 | | Third Party Components B-1 | Transmit Series Resistors D-2 | | TIA F-2 | Transmit Single Pulse Enable 5-53 | | Time Diagram | Transparency 5-16 | | Deactivation with Both TE and Terminal | Transparent/Activation in Progress 5-4 | | Connections (Always Initiated by the | TSA | | LT) 9-19 | B1 Enable 5-35 | | Deactivation with TE Connection (Always | B2 Enable 5-35 | | Initiated by the LT) 9-18 | Control Register 5-62 | | | D Enable 5-35 | | Deactivation with Terminal-only Connection | | | (Always Initiated by the LT) 9-18 | Data Flow Conceptual Diagram 7-7 | | Total Activation Initiated by LT | OR0 5-33 | | Both TE and Terminal Connections 9-13 | OR1 5-33 | | No TE or Terminal Connected 9-12 | OR2 5-33 | | TE-only Connection 9-11 | OR3 5-34 | | Terminal-only Connection 9-10 | OR4 5-34 | | Total Activation Initiated by Terminal | OR5 5-34 | | No TE Connection 9-16 | OR6 5-35 | | TE Connection 9-17 | Rx B2 Channel Timeslot 5-60–5-61 | | Total Activation Initiated by Terminal | Rx D Channel Timeslot 5-61 | | Equipment | Tx B2 Channel Timeslot 5-60 | | No Terminal Connection 9-14 | Tx D Channel Timeslot 5-60 | | Terminal Connection 9-15 | TSA Mode 5-32, 5-59, 7-7-7-8 | | Transition from DSL-Only Activation to Total | Changed Registers/Bits by Configuration 7-9 | | Activation | Example 7-8 | | Initiated by the LT 9-20 | IDL Interface Timing and Programming 7-8 | | Initiated by the TE with Terminal | TSEN 5-63 | | Connection 9-21 | Tx B1/B2 Exchange 5-48 | | Initiated by the Terminal With TE | Tx INFO State B1 and B0 5-56 | | Connection 9-21 | Tx INFO State Codes 5-57 | | Transition from Total Activation to DSL-Only | Typical ISDN Application 2-2 | | Activation (Always Initiated by the LT) | | | 9-22 | U | | U-Only Activation (Always Initiated by the LT) | | | 9-20 | U Byte Registers 5-1 | | Time Division Multiplex | U Nibble Registers 5-1 | | See TDM | U Overlay Registers 5-1 | | Time Slot Assigners | U-Interface 1-1–1-2, 2-1–2-2, 3-13, 5-17, 7-1 | | See TSA | 2B1Q Line Connection 10-4 | | Timeslots Configuration 7-8 | Activate Request 3-12 | | TL 9-1–9-2, 9-4 | Activation 9-1 | | TN 9-1-9-2, 9-4 | Activation State Diagram 9-3 | | Total Activation 9-11 | B1 Channel 5-63 | | Transformer | B2 Channel 5-63 | | Specifications 10-6 | BR0 5-11 | | Transformer Model D-3 | BR0 Bit Definitions 5-11 | | Transformer Reference Schematic 10-5 | BR1 5-12 | | BR1 Bit Definitions 5-12 | OR4 Bit Definitions 5-34 | |-----------------------------------------|--------------------------------------| | BR10 5-27 | OR5 5-34 | | BR11 5-28 | OR5 Bit Definitions 5-34 | | BR12 5-29 | OR6 5-35 | | BR12 Bit Definitions 5-29 | OR6 Bit Definitions 5-35 | | BR13 5-30 | OR7 5-36 | | BR14 5-31 | OR7 Bit Definitions 5-36 | | BR15 5-31 | OR8 5-37 | | BR2 5-12 | OR8 Bit Definitions 5-37 | | BR2 Bit Definitions 5-12 | OR9 5-37 | | BR3 5-13 | OR9 Bit Definitions 5-37 | | BR3 Bit Definitions 5-13 | Overlay Register Map 5-32 | | BR4 5-14 | Overlay Registers 5-32 | | BR4 Bit Definitions 5-14 | Performance 11-2 | | BR5 5-15 | R6 Register 5-8 | | BR5 Bit Definitions 5-15 | Recommended 2B1Q Connection D-1 | | BR6 5-16 | Registers 5-1 | | BR6 Bit Definitions 5-16 | SCP Enable 3-7 | | BR8 5-20 | SCP Nibble Operations 6-3 | | BR8 Bit Definitions 5-20 | SCP R6 Operations 6-5 | | BR9 5-22 | Terminal Adaptor 4-5 | | BR9 Bit Definitions 5-22 | Terminal Block Diagram 4-5 | | Byte Register Map 5-10 | Transformer Schematic Reference 10-5 | | Byte Registers 5-10 | Transformer Specifications 10-6 | | D Channel 5-63 | U-Interface Only Activation 9-20 | | D-Channel Clock 3-12 | U-Loop | | IDL/GCI Interface Loopback Control 5-17 | B1 5-16 | | Nibble Register Map 5-2 | B2 5-16 | | Nibble Registers 5-2 | Transparent 5-16 | | NR0 5-3 | U-Repeaters 9-4 | | NR0 Bit Definitions 5-3 | User-Interface | | NR1 5-4 | See U-Interface | | NR1 Bit Definitions 5-4 | | | NR2 5-5 | V | | NR2 Bit Definitions 5-5 | | | NR3 Bit Definitions 5-6 | Verified ACT 5-13 | | NR4 5-7 | Verified ACT/DEA Mode 9-5 | | NR4 Bit Definitions 5-7 | Verified DEA 5-14 | | NR5 5-7 | | | NR5 Bit Definitions 5-7 | W | | Operations 9-1 | | | OR0 5-33 | Wake-Up Tone 9-4 | | OR0 Bit Definitions 5-33 | Warm Start 1-2, 5-5, 9-1, 9-5 | | OR1 5-33 | Warm Start Time 11-2 | | OR1 Bit Definitions 5-33 | | | OR12 5-38 | | | OR12 Bit Definitions 5-38 | | | OR13 5-38 | | | OR13 Bit Definitions 5-38 | | | OR2 5-33 | | | OR2 Bit Definitions 5-33 | | | OR3 5-34 | | | OR3 Bit Definitions 5-34 | | | OR4 5-34 | |