User's Manual M9328MXLADSUM/D Rev 1 October 29, 2002 # M9328MXLADS Application Development System **User's Manual** #### **Important Notice to Users** While every effort has been made to ensure the accuracy of all information in this document, Motorola assumes no liability to any party for any loss or damage caused by errors or omissions or by statements of any kind in this document, its updates, supplements, or special editions, whether such errors are omissions or statements resulting from negligence, accident, or any other cause. Motorola further assumes no liability arising out of the application or use of any information, product, or system described herein: nor any liability for incidental or consequential damages arising from the use of this document. Motorola disclaims all warranties regarding the information contained herein, whether expressed, implied, or statutory, *including implied warranties of merchantability or fitness for a particular purpose*. Motorola makes no representation that the interconnection of products in the manner described herein will not infringe on existing or future patent rights, nor do the descriptions contained herein imply the granting or license to make, use or sell equipment constructed in accordance with this description. #### **Trademarks** This document includes these trademarks: Motorola and the Motorola logo are registered trademarks of Motorola, Inc. Windows is a registered trademark of Microsoft Corporation in the U.S. and other countries. Intel is a registered trademark of Intel Corporation. Motorola, Inc., is an Equal Opportunity / Affirmative Action Employer. For an electronic copy of this book, visit Motorola's web site at http://e-www.motorola.com/ © Motorola, Inc., 2002; All Rights Reserved M9328MXLADS Application Development System - Rev 1 User's Manual 2 MOTOROLA # **Table Of Contents** ## **Section 1 General Information** | 1.1 | Description | |-------|----------------------------------------| | 1.2 | Features | | 1.3 | System and User Requirements | | 1.4 | MXLADS Diagram6 | | 1.5 | Specifications | | | Section 2 Configuration and Operation | | 2.1 | Introduction9 | | 2.2 | Configuring Board Components9 | | 2.2.1 | Peripheral Selection Switch (S1) | | 2.2.2 | Mode Switch (S22) | | 2.3 | Operation | | 2.3.1 | Functional Block Diagram | | 2.3.2 | On Board Memory | | 2.3.3 | Memory Map | | 2.3.4 | USB Interface | | 2.3.5 | UART and IrDA | | 2.3.6 | Ethernet | | 2.3.7 | CD Quality DAC and Analog I/O | | 2.3.8 | Keypads and IO Expander | | 2.3.9 | Led Indicators | | 2.4 | Using The Board Connectors | | 2.5 | Add On Module Connections and Usage | | 2.5.1 | Using the TFT LCD Display Panel | | 2.5.2 | Using a SODIMM Card | | 2.5.3 | Using a SD/MMC or Memory Stick Card | | 2.5.4 | Using the Image Sensor daughter boards | | | Section 3 Support Information | | 3.1 | Introduction | | 3.2 | S.O.DIMM Socket | | 3.3 | UART Connectors | User's Manual MOTOROLA 1 M9328MXLADS — Rev. 1 | 3.4 | MultiICE Connector | . 34 | |------|------------------------|------| | 3.5 | Ethernet Connector | . 35 | | 3.6 | USB Connector | . 36 | | 3.7 | MultiTrace Connector | . 36 | | 3.8 | LCD Panel Connector | . 38 | | 3.9 | Memory Stick Connector | . 41 | | 3.10 | SD/MMC Connector | . 41 | | 3.11 | Expansion Connector | . 43 | | 3.12 | Image Sensor Connector | . 45 | # **List of Tables** | 1-1 | Specifications | 8 | |------|--------------------------------------------------------|----| | 2-1 | Component Configuration Settings | 9 | | 2-2 | S1 Subswitch Settings | 10 | | 2-3 | Boot Mode Subswitch Settings | 11 | | 2-4 | Subswitch S22-5, S22-6 Settings | 12 | | 2-5 | M9328MXLADS Memory Map | 16 | | 2-6 | Audio Header JP3 Signal Descriptions | 19 | | 2-7 | Audio Header JP4 Signal Descriptions | 19 | | 2-8 | Audio Header JP5 Signal Descriptions | 19 | | 2-9 | Keypad I/O Expander Interface | 21 | | 2-10 | I/O Expander to Peripherals (U42) | 21 | | 2-11 | Function of LED Indicators | 23 | | 2-12 | MXLADS Connectors | 23 | | 2-13 | Signal Assignment for Touch Panel Controller | 26 | | 3-1 | SODIMM Connector J2 Signal Descriptions | 31 | | 3-2 | Connector P11 (UART1), P12 (UART2) Signal Descriptions | 34 | | 3-3 | MultiICE Connector P24 Signal Descriptions | 34 | | 3-4 | Ethernet Connector J1 Signal Descriptions | 35 | | 3-5 | USB Connector P10 Signal Descriptions | 36 | | 3-6 | MultiTrace Connector P27 Signal Descriptions | 37 | | 3-7 | LCD Panel Connector P8 Signal Descriptions | 39 | | 3-8 | Memory Stick Connector P5 Signal Descriptions | 41 | | 3-9 | SD/MMC Connector P2 Signal Descriptions | 42 | | 3-10 | Expansion Connector P19 Signal Description | 43 | | 3-11 | Image Sensor Connector P20 Signal Description | 45 | M9328MXLADS Application Development System - Rev 1 User's Manual 2 MOTOROLA # **List of Figures** | 1-1 | M9328MXLADS Application Development System | 6 | |------|----------------------------------------------------|----| | 2-1 | Switch S1 | 11 | | 2-2 | Switch S22 | 12 | | 2-3 | Functional Block Diagram of MXLADS | 13 | | 2-4 | SyncFlash Interface | 14 | | 2-5 | SDRAM Interface | 15 | | 2-6 | USB Interface | 16 | | 2-7 | UARTs and IrDA Interface | 17 | | 2-8 | Ethernet Interface | 18 | | 2-9 | Keypads and I/O Expander Interface | 21 | | 2-10 | Software Controlled Peripheral Enables | 22 | | 2-11 | Touch Panel Controller Interface | 26 | | 3-1 | SODIMM Connector J2 Pin Assignments | 31 | | 3-2 | Connector P11 (UART1), P12 (UART2) Pin Assignments | 33 | | 3-3 | MultiICE Connector P24 Pin Assignments | 34 | | 3-4 | Ethernet Connector J1 Pin Assignments | 35 | | 3-5 | USB Connector P10 Pin Assignments | 36 | | 3-6 | MultiTrace Connector P27 Pin Assignments | 37 | | 3-7 | LCD Panel Connector P8 Pin Assignments | 39 | | 3-8 | Memory Stick Connector P5 Pin Assignments | 41 | | 3-9 | SD/MMC Connector P2 Pin Assignments | 42 | | 3-10 | Connectors P19 and P20 Pin Assignments | 43 | M9328MXLADS Application Development System - Rev 1 User's Manual 2 MOTOROLA ## User's Manual — M9328MXLADS ## **Section 1 General Information** ## 1.1 Description This user's manual explains connection and operation of: The Motorola M9328MXLADS DragonBall MXL Application Development System (ADS) This is a development tool which is designed to run software applications designed for DragonBall MXL (MC9328MXL) microcontroller unit (MCU). The M9328MXLADS includes more than 15 interface ports or sockets that support application software, target-board debugging, or optional extra memory. It comes with a separate LCD display panel which includes the model LQ035Q2DD54 TFT LCD display from Sharp Corporation. #### 1.2 Features #### MXLADS features include: - MC9328MXL DragonBall MXL MCU. - Two clock-source crystals: 32 kilohertz and 16 megahertz. - Voltage regulator that steps down the 3.0-volt VCC to the 1.8-volt QVDD core voltage. - Two 4-megabyte × 16-bit SyncFlash memory devices, configured as one 32-bit device. - Two 16-megabyte × 16-bit SDRAM devices, configured as one 32-bit device. - SODIMM connector for SDRAM or EIM memory expansion. - Connectors for SD/MCC and MemoryStick memory cards. ## **General Information** - Two UART ports, each with RS232 transceiver and DB9 connector. - An IrDA transceiver that conforms to Specification 1.0 of the Infra-red Data Association. - PDIUSBP11A USB transceiver and series B USB connector - Separate LCD panel assembly with a ribbon cable that connects to the main board and interfaces directly with the MC9328MXLADS. - Serial ADC for converting touch panel inputs. - CMOS Image Sensor (CSI) Connector. - MultiICE and MultiTrace debug support connectors. - DAC3550A CD Quality DAC that interfaces with SSI. System support includes two clock-source crystal oscillators and a 3.5mm speaker/headphone jack. - Cirrus Logic CS8900A Ethernet controller, with a RJ-45 connector for connecting to a system hub. - $32 \times 3$ -pin DIN expansion connector with most MXL I/O signals. - LED indicators for power, external bus activity, Ethernet activity, and two LEDs for user defined status indiction. - Universal power supply with 3.0-volt output @1500ma. - PC compatible USB cable. - PC compatible RS232 serial cable. - Metrowerks CodeWarrior<sup>TM</sup> IDE software (evaluation copy). ## 1.3 System and User Requirements To use the M9328MXLADS Application Development System, you need: - An IBM PC or compatible computer that has: - a Windows® 98, Windows ME<sup>™</sup>, Windows XP<sup>™</sup>, Windows 2000, or Windows NT® (version 4.0) operating system. - a parallel port if you are using a MultiICE device or - an RS-232 serial port, capable of operation at 9600 to 115200 bits per second operation, if you are using MetroTRK. - A + 3.0-volt-to +3.3-volt power supply, at 1500mA, with a 2mm female (inside positive) power connector (included). - An RS-232 cable (DB9 male-female, included) for connecting to the internal UART while using bootstrap mode or Metrowerks' MetroTRK. #### **CAUTION:** Never supply more than +3.3-volts power to your MXLADS. Doing so could damage board components. ## **General Information** ## 1.4 MXLADS Diagram Figure 1-1 shows the connectors and other major parts of the M9328MXLADS. Figure 1-1 M9328MXLADS Application Development System Important board components are: - U1 DragonBall MXL MCU - P2 SD/MCC connector (on bottom of board) - P5 Memory Stick connector - P8 LCD/touch panel connector - P10 USB connector - P11, P12 RS232 connectors to on chip UARTs - P26 DAC out connector - P19 I/O expansion connector - P20 image sensor connector - P23 3.0-volt input power connector - P24 ARM MultiICE connector - P27 ARM MutliTrace connector - J1 RJ-45 Ethernet connector - J2 Custom SODIMM memory expansion connector - S1 peripherals enable switches - S5 S16, S18 S21 16 push button keypad keys - S17 General function push button switch - S22 boot and big/little endian mode select switch - SW1 reset switch - SW2 power switch - LED2 and LED3 general-purpose LEDs (yellow) - LED4 external bus activity LED (red) - LED5 power LED (green) - LED7, LED8 Ethernet activity LEDs (green, orange) - U12 IrDA transceiver ## **General Information** ## 1.5 Specifications Table 1-1 lists M9328MXLADS specifications **Table 1-1 Specifications** | Characteristic | Specifications | |-------------------------------|--------------------------------------------| | Clock speed | 96/48 MegaHertz | | Ports | 10Base-T (RJ-45), RS-232 serial | | Temperature operating storage | -10° to +50° C<br>-40° to +85° C | | Relative humidity | 0 to 90% (noncondensing) | | Power requirements | 3.0V — 3.3 VDC at 1 A | | Dimensions | 7.28 x 6.0 inches (18.5 x 15.3centimeters) | ## **Section 2 Configuration and Operation** ## 2.1 Introduction This section consists of configuration information, connection descriptions, and other operational information that may be useful in your development activities. ## 2.2 Configuring Board Components Table 2-1 is a summary of configuration settings; subsections 2.2.1 through 2.2.2 give additional information. **Table 2-1 Component Configuration Settings** | Component | Position | Effect | |------------------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | System Power<br>Switch, SW2 | SW2 BRD OFF ON | Move this switch to the ON position to enable the power source connected to P23 to power the system. Factory setting is OFF. | | System Reset Switch,<br>SW1 | SW1 | Push to reset the MXLADS. | | Peripheral Selection<br>Switch, S1 | S1 | Enables UART1 transceiver, buzzer, and Touch Panel Controller Interface. Disables UART2 transceiver, IrDA module, and LCD. Factory setting is shown. Subsection 2.2.1 explains other settings for this switch. | **Table 2-1 Component Configuration Settings (Continued)** | Component | Position | Effect | |------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Mode Switch, S22 | \$22<br> | Configures 32-bit SyncFlash as the boot device, configures Little Endian mode, and Normal mode operation. Factory setting is shown. Subsection 2.2.2 explains other settings for this switch. | ## 2.2.1 Peripheral Selection Switch (S1) Switch S1 enables or disables the UART transceivers, the IRDA buffers, and the buzzer. Table 2-2 lists the functionality of these subswitches. . **Table 2-2 S1 Subswitch Settings** | Subswitch, Function | Settin<br>g | Effect | |-------------------------|-------------|------------------------------------------------------------------| | S1-1, UART1 transceiver | ON | Forces the UART1 transceiver to be enabled. | | | OFF | UART1_EN bit of U42 controls the UART1 transceiver. Active low.* | | S1-2, UART2 transceiver | ON | Forces the UART2 transceiver to be enabled.**. | | | OFF | UART2_EN bit of U42 controls the UART2 transceiver. Active low.* | | S1-3, IrDA module | ON | Forces the IrDA module buffers to be enabled.** | | | OFF | IrDA_EN bit of U42 controls the IrDA buffers. Active low.* | | S1-4, LCD | ON | Forces the LCD module to be enabled.** | | | OFF | LCD_EN bit of U42 enables the LCD module. Active low. | | S1-5, Buzzer | ON | Enables the buzzer to be controlled by the PWMO output. | | | OFF | PMWO is disconnected from the buzzer circuit. | | S1-6, PEN_CS | ON | PEN_CS is connected to PC15 of the MXL. | | | OFF | The ADS7843 is disabled. | | Subswitch, Function | Settin<br>g | Effect | |---------------------|-------------|------------------------------------------| | S1-7, PEN_IRQ | ON | PEN_IRQ is connected to PD31 of the MXL. | | | OFF | PEN_IRQ is disconnected has no effect. | | S1-8 | _ | No effect | <sup>\*</sup> Setting the associated bit high (power on reset default) disables the interface. Setting the bit low will enable the interface. Figure 2-1 shows a possible configuration: the UART1 transceiver and the IrDA module enabled; the UART2 transceiver, the LCD, the buzzer, and the ADS7843 disabled.. Figure 2-1 Switch S1 ## 2.2.2 Mode Switch (S22) Switch S22 configures boot mode, configures endian state, and enables test mode. These switches only take effect on power up or after a reset is applied. Table 2-3 lists settings for the boot-mode subswitches, S22-1 through S22-4. Table 2-4 lists the settings for subswitches S22-5 and S22-6. **Table 2-3 Boot Mode Subswitch Settings** | Boot Mode, Device | S22-1 | S22-2 | S22-3 | S22-4 | |------------------------|-------|-------|-------|-------| | Internal bootstrap ROM | ON | ON | ON | ON | <sup>\*\*</sup> Warning: Do not enable UART2 and IRDA at the same time. Neither circuit will function properly and circuit damage could result. **Table 2-3 Boot Mode Subswitch Settings** | Boot Mode, Device | S22-1 | S22-2 | S22-3 | S22-4 | |--------------------------------|-------|-------|-------|-------| | CS0, 32-bit | ON | OFF | OFF | ON | | CS0, 16-bit, D[15—0] | OFF | ON | OFF | ON | | CS0, 16-bit, D[31—16] | ON | ON | OFF | ON | | CS0, 8-bit, D[7—0] | OFF | OFF | ON | ON | | CS3, 32-bit SyncFlash | ON | OFF | ON | ON | | CS3, 16-bit SyncFlash, D[15—0] | OFF | ON | ON | ON | Table 2-4 Subswitch S22-5, S22-6 Settings | Subswitch,<br>Function | Setting | Effect | |------------------------|---------|--------------------------------| | S22-5, Endian mode | ON | Configures Little Endian mode. | | | OFF | Configures Big Endian mode. | | S22-6, CPU Mode | ON | Selects Normal mode. | | | OFF | Selects CPU Test mode. | Warning: Do not select CPU Test mode. Nothing good will come of it. Figure 2-2 shows a possible configuration: - Subswitches S22-1 through S22-4 configure the boot mode to be CS0, 8-bit, D[7] through D[0]. - Subswitch S22-5 configures Little Endian mode. - Subswitch S22-6 selects Normal mode. Figure 2-2 Switch S22 ## 2.3 Operation ## 2.3.1 Functional Block Diagram Figure 2-3 Functional Block Diagram of MXLADS ## 2.3.2 On Board Memory Figure 2-4 and Figure 2-5 show the interface of the on-board memory. The ADS is equipped with 4Mx32-bit SyncFlash and 16Mx32-bit SDRAM. The chip select $\overline{CS3}$ ( $\overline{CSD0}$ ) and $\overline{CS2}$ ( $\overline{CSD1}$ ) are used for SyncFlash and SDRAM chip select respectively. Figure 2-4 SyncFlash Interface Figure 2-5 SDRAM Interface ## 2.3.3 Memory Map Table 2-5 represents the memory mapping for the external peripherals on the M9328MXLADS board. Note the Sync Flash and the Ethernet Controller have repeated memory blocks due to the fact they do not take up the entire address space of the associated chip select. Software can access the same physical memory location at several different addresses. For instance SDRAM uses the entire 64 MB address space allowed for $\overline{\text{CSD0}}$ . The Sync Flash occupies only 16 MBs of the 64 MB space available to $\overline{\text{CSD1}}$ , so its memory is repeated 4 times. $\overline{\text{CS4}}$ covers 16 MB allowing many repetitions of the Ethernet chip's internal registers. Table 2-5 M9328MXLADS Memory Map | Peripheral | Chip<br>Select | Address Range (HEX) | Act Mem Size | |------------------------|----------------|----------------------------|--------------| | SDRAM | CSD0 | 0x0800 0000 to 0x0BFF FFFF | 64MB | | SYNC FLASH | CSD1 | 0x0C00 0000 to 0x0FFF FFFF | 16MB | | Ethernet<br>Controller | CS4 | 0x1500 0000 to 0x15FF FFFF | 16 BYTES | ## 2.3.4 USB Interface The USB Device Module of the MC9328MXL interfaces the with a Phillips USB transceiver, PDIUSBP11A, connected to a USB type B connector, P10. For details on the operation of USB interface, please refer to MC9328MXL data sheet. Figure 2-6 illustrates the USB interface connection. Figure 2-6 USB Interface ## 2.3.5 UART and IrDA RS232 Transceiver TXD1 Figure 2-7 shows how the UART and the IrDA circuits are connected. RXD1 RTS1 CTS1 S1-1 \_\_ GND Software Enable via I/O expander RS232 Transceiver TXD2 RXD2 RTS2 UART2 CTS2 ΕN GND Software Enable via I/O expander **Buffer** IRDA ΕN GND Software Enable via I/O expander Figure 2-7 UARTs and IrDA Interface #### 2.3.6 Ethernet The M9328MXLADS is equipped with Cirrus Logic CS8900A Crystal LAN ISA Ethernet Controller. The CS8900A has 10BaseT transmit and receive filters and can interface with the M9328MXL. The CS8900A is operating in I/O mode. Figure 2-8 shows an overview of the Ethernet interface. Figure 2-8 Ethernet Interface ## 2.3.7 CD Quality DAC and Analog I/O The M9328MXLADS is equipped with Micronas Stereo Audio DAC. The DAC3350A, U32, is controlled by the MXL which sends the DAC digital audio data via the I<sup>2</sup>C bus. The I<sup>2</sup>C slave address of the DAC3350A is 0x9A. The DAC also provides volume control and a headphone amplifier output. This amplifier is connected to P26, a standard 3.5mm stereo audio connector. A filtered low level audio output is connected to the JP3 header. The mixing of external analog audio sources to the converted DAC signal is supported. These signals can be input at the JP4 and JP5 headers. Table 2-6 through Table 2-8 describe the header pin outs. ## **Table 2-6 Audio Header JP3 Signal Descriptions** | Pin | Mnemonic | Signal | |-----|----------|----------------------------------------| | 1 | FINR | Filtered op amp output right, line out | | 2,3 | AGND | Analog Ground | | 4 | FINL | Filtered op amp output left, line out | ## Table 2-7 Audio Header JP4 Signal Descriptions | Pin | Mnemonic | Signal | |-----|----------|-----------------------------------| | 1 | AUX1R | Auxiliary Input 1, right channel* | | 2,3 | AGND | Analog Ground | | 4 | AUX1L | Auxiliary Input 1, left channel* | ## **Table 2-8 Audio Header JP5 Signal Descriptions** | Pin | Mnemonic | Signal | |-----|----------|----------------------------------| | 1 | AUX2R | Auxiliary Input 2, right channel | | 2,3 | AGND | Analog Ground | | 4 | AUX2L | Auxiliary Input 2, left channel | For the details on the operation of DAC3550A, please refer to its data sheet. The data sheet is available on the web: http://www.micronas.com/ ## 2.3.8 Keypads and IO Expander The M9328MXLADS is equipped with two Phillips PCF8575 I/O expanders. One is for the keypad array and the other is for peripheral control. The keypad array consist of a matrix of momentary push button switches mounted directly to the ADS board. Figure 2-9 and Table 2-9 shows the interface of the I/O expander to the keypads. The read slave address is 0x49. The PCF8575 can be used to generated an interrupt whenever a key is pressed or released. The interrupt signal is connected to the SSI1\_RXCLK/PB15 signal of the MC9328MXL, which should be configured as GPIO, PB15. There is an additional push button switch, S17, that is connected to the SPI\_RDY signal of the MC9328MXL. That pin should be configured as GPIO, PC13, to use it with S17. When any switch is depressed it will cause a low (zero) to appear at the associated input pin. These switches have no hardware debounce so that function must be handled by the software. Table 2-10 and Figure 2-10 shows the interface to software controlled peripheral enables. Peripherals can be enable or disable by programming the I/O expander. This depends on the state of the associated enable switch (S1) which can override software control. The write slave address is 0x44 and the read address is 0x45. The PCF8575 consists of a 16-bit quasi-bidirectional port and an I<sup>2</sup>C-bus interface. On power up all pins are configured as inputs. A non power up reset has no effect on the PCF8575 which communicates with the MC9328MXL through the I<sup>2</sup>C interface. For the details on the operation of PCF8575, please refer to its data sheet. The data sheet is available on the web: http://www.semiconductors.philips.com Figure 2-9 Keypads and I/O Expander Interface Table 2-9 Keypad I/O Expander Interface | I/O Expander<br>Port | Key Read | I/O Expander<br>Port | Key Read | |----------------------|-------------|----------------------|--------------| | P00 | Key 0 / S8 | P10 | Key 8 / S16 | | P01 | Key 1 / S7 | P11 | Key 9 / S15 | | P02 | Key 2 / S6 | P12 | Key 10 / S14 | | P03 | Key 3 / S5 | P13 | Key 11 / S13 | | P04 | Key 4 / S12 | P14 | Key 12 / S21 | | P05 | Key 5 / S11 | P15 | Key 13 / S20 | | P06 | Key 6 / S10 | P16 | Key 14 / S19 | | P07 | Key 7 / S9 | P17 | Key 15 / S18 | Table 2-10 I/O Expander to Peripherals (U42) | I/O Expander Port | Mnemonic | Signal | |-------------------|-----------|---------------| | P00 | UART1_EN | UART1 enable | | P01 | UART2_EN* | UART2 enable* | | | | <del> </del> | |-------------------------|----------|---------------------------| | I/O Expander Port | Mnemonic | Signal | | P02 | IrDA_EN* | IrDA enable* | | P03 | LCD_ON | Not used (reserved) | | P04 | BTRF_EN | Not used (reserved) | | P05,P06,P07,<br>P12-P17 | NC | NO CONNECTION | | P10 | SD_WP | Secure Data Write Protect | | P11 | SD_CD | Secure Data Card Detect | Table 2-10 I/O Expander to Peripherals (U42) Figure 2-10 Software Controlled Peripheral Enables ## 2.3.9 Led Indicators Table 2-11 lists the meanings of the MXLADS LED indicators. | Table | 2-11 | Function | of I FD | Indicators | |-------|------|----------|---------|------------| | Iabic | | i unchon | UI LLD | muicators | | Reference # | Color | Name | Function | |-------------|--------|---------|----------------------------------------------------| | LED2 | Yellow | PA2 | User status controlled by PA2* | | LED3 | Yellow | PA23 | User status controlled by PA23* | | LED4 | Red | EXT BUS | Blinking indicates external bus activity | | LED5 | Green | PWR | Power is applied to the system with right polarity | | LED7 | Green | ACTIVE | Blinking indicates LAN Activity | | LED8 | Orange | LINK | Link good or host controlled output 0 | <sup>\*</sup> A logic high level at the controlling pin will turn on the LED. A logic low turns it off. The schematic shows LED2 connected to PWMO and LED3 connected to $\overline{\text{CS5}}$ which are alternate functions for PA2 and PA23. ## 2.4 Using The Board Connectors **Table 2-12** lists the MXLADS connectors, explaining their function, and any special instructions for using the connector. Figure 1-1 shows the connector locations on the board along with their reference designators. **Table 2-12 MXLADS Connectors** | Connector | Purpose | Comments | |-----------|---------------|---------------------------------------------------------------------------------------------------------------------------------| | J1 | Ethernet | Standard Ethernet connector. | | J2 | SODIMM | Slide SODIMM card into the connector until it snaps into place. Not compatible with off the shelf DIMM modules. | | JP3 | FOUTR, FOUTL | Filtered output of right and left channels from the DAC3550A. | | JP4 | AUX1R, AUX1L, | Auxiliary audio input channel 1 with left and right stereo inputs. Compatible with low level outputs of most audio electronics. | **Table 2-12 MXLADS Connectors (Continued)** | Connector | Purpose | Comments | |-----------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | JP5 | AUX2R, AUX2L | Auxiliary audio input channel 2 with left and right stereo inputs. Compatible with low level outputs of most audio electronics. | | P2 | SD/MMC | Connector is on bottom of board, directly below the P5 memory stick connector. Slide the MMC unit into the connector until it snaps into place. Shares signals with the Memory Stick card interface. | | P5 | Memory Stick | Slide the memory stick into the connector until it snaps into place. Shares signals with the SD/MMC card interface. | | P8 | LCD panel | Connect LCD ribbon cable between this connector and the corresponding connector of the LCD display panel, J11. | | P10 | USB | Standard USB connector. | | P11 | UART1 | Standard DB9 connector set up for DCE operation. | | P12 | UART2 | Standard DB9 connector set up for DCE operation. | | P19 | Expansion | Standard 48 pin, three row, male DIN connectors. Can connect directly or be cabled to a custom circuit board. | | P20 | Image sensor | Connect image-sensor daughter board to this connector, then connect ribbon cable and lens board to the daughter board. | | P23 | Power | Plug the 3-volt power-supply jack end into this connector. | | P24 | MultilCE | Standard ARM MultiICE connector.* | | P26 | Headphone | Standard 3.5 mm connector for stereo audio. This is the amplified stereo output of the DAC3550A. Use headphones with a 16 to 32 ohms impedance. | | P27 | MultiTrace | Standard ARM MultiTrace connector.* | <sup>\*</sup> For information on ARM supplied devices that are compatible with these connectors please visit ARM's web site at: http://www.arm.com ## 2.5 Add On Module Connections and Usage #### 2.5.1 Using the TFT LCD Display Panel Your MXLADS comes equipped with a touch control enabled TFT (Thin Film Transistor) LCD display assembly. The TFT LCD component is from Sharp Corporation, model number LQ035Q2DD54. A detailed specification has been included on the documentation CD that came with your ADS. To begin using your MXLADS LCD module you must connect the 34 conductor ribbon cable (RE11057C) that came with your MXLADS between connectors J11 on the LCD module and P8 on the MXLADS main board. **Warning:** Be sure input power to the main board is disconnected or switched off before the LCD module is connected. Connecting the module with power applied could damage the LCD module and/or the main board. Your TFT LCD module has two variable resistors that allow users to vary the contrast, sometimes described as view angle, and the brightness of the FL backlight. Adjustment of VR1 will change the contrast and VR4 controls the backlight brightness. These potentiometers are recessed below the Plexiglas cover. You will need to use a suitable flat head or phillips head screwdriver to adjust them. This may be done with power applied but caution is advised when using a metal tool. A plastic bladed tools is recommend. While these controls were set at the factory, adjustment may be required to suit the user's preferences The MXLADS board is equipped with a Burr-Brown Touch Panel Controller, ADS7843. Figure 2-11 shows the Touch Panel Controller interface. Table 2-13 explains the signal connections. In total one I/O signal, one interrupt capable I/O signal, and one set of SPI signals from MC9328MXL are used to implement the touch panel circuitry. All of these signals can be used for other devices when the touch panel interface controller is disabled. The touch panel controller can be disabled by turning both DIP switches S1-6 and S1-7 off. . **Figure 2-11 Touch Panel Controller Interface** **Table 2-13 Signal Assignment for Touch Panel Controller** | Signals | Function | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MOSI, MISO, SCLK | This set of serial port interface signals performs data transfer with ADS7843. For detailed operation on the SPI port, please refer to the MC9328MXL Reference Manual. | | PENIRQ | This signal is driven to an MC93328MXL interrupt capable I/O pin, associated with PD31. Active Hi signal. | | ~PEN_CS | The MC9328MXL general I/O signal, associated with PC15. Used to select the ADS7843 on data transfer. Active Low signal. | ## 2.5.2 Using a SODIMM Card This connector provide a way to add new circuit boards that may be developed in the future. Users can also develop compatible DIMM cards as well. Caution should be used when developing such boards to avoid addressing conflicts with peripherals that already exits on the main board. **Warning:** To avoid circuit damage, do not plug in SODIMM cards with power applied to the board. ## 2.5.3 Using a SD/MMC or Memory Stick Card The users must obtain their own compatible cards for use with these connectors. Please note the power is connected to VCC which is 3.0-volts when using the power supply provide with your kit. **Warning:** To avoid circuit damage, do not plug in SD/MMC, or Memory Stick cards with power applied to the board. ## 2.5.4 Using the Image Sensor daughter boards This connector comes configured to operate directly with the CSI Daughter Card. The communication with this card takes place through the I<sup>2</sup>C interface. Refer to the specification for the SMC20014 included on the user documentation CD for information on how to use this device. To install the image sensor boards, first locate the TetraCam sensor board. Plug its J1 connector into the J1 connector of the CSI Daughter Card. Make sure that JP1 has a jumper installed and that JP2 does not. Plug the 48 position DIN connect on the back side of the CSI daughter card into P20 of the main board. The two boards will be at a right angle to each other with the image sensor facing away from the main board. Warning: To avoid circuit damage, do not plug in the TetraCam Image Sensor or CSI daughter card with power applied to the board. ## User's Manual — M9328MXLADS # **Section 3 Support Information** ## 3.1 Introduction This section consists of connector pin assignments, connector signal descriptions, and other information that may be useful in your development activities. #### 3.2 S.O.DIMM Socket Connector J2 is the MXLADS SODIMM connector. Figure 3-1 gives pin assignments for this connector and Table 3-1 gives signal descriptions for this connector. Please note this in not an industry standard pin out and that it is unlikely to be compatible with off the self DIMM cards ## **Support Information** J2 **GND GND** 1 2 D0 3 ~EB0 4 D1 5 6 ~EB1 D2 7 8 ~EB2 D3 9 10 ~EB3 **VCC** 12 VCC 11 D4 14 ~OE 13 D5 15 16 ~WE D6 17 18 ~ECB D7 20 ~LBA 19 **GND** 22 GND 21 DQM0 23 24 A0 DQM1 25 26 A1 **VCC** 27 28 VCC Α2 29 30 A5 А3 31 32 A6 Α4 34 A7 33 **GND** 35 36 GND D8 37 38 ~BAA D9 40 ~BCLK 39 D10 41 42 NC 44 NC D11 43 VCC 45 46 VCC D12 47 48 ~CS0 D13 49 50 ~CS1 52 ~CS4 D14 51 D15 53 54 ~CS5 56 GND **GND** 55 ~RESETSF 58 MOSI 57 MISO 59 60 SS SDCLK 62 SDCKE0 61 VCC 64 VCC 63 66 ~CAS ~RAS 65 ~SDWE 68 SDCKE1 67 ~CS2 70 A13 69 72 SPI\_RDY ~CS3 71 ~RESET 74 SDCLK 73 **GND** 75 **76 GND CLKOUT** 77 78 NC NC 79 80 NC VCC 81 82 VCC | D16 | 83 | | _ | 84 | NC | |------|-----|---|---|-----|-----| | D10 | 85 | | • | 86 | NC | | D17 | 87 | _ | • | 88 | NC | | D10 | 89 | | | 90 | NC | | | | | • | | | | GND | 91 | | • | 92 | GND | | D20 | 93 | | • | 94 | A16 | | D21 | 95 | | • | 96 | A17 | | D22 | 97 | • | • | 98 | A18 | | D23 | 99 | • | • | 100 | A19 | | VCC | 101 | • | • | 102 | VCC | | A8 | 103 | • | • | 104 | A9 | | A10 | 105 | • | • | 106 | NC* | | GND | 107 | • | • | 108 | GND | | MA10 | 109 | • | • | 110 | NC* | | MA11 | 111 | • | • | 112 | NC* | | VCC | 113 | • | • | 114 | VCC | | DQM2 | 115 | • | • | 116 | A11 | | DQM3 | 117 | • | • | 118 | A12 | | GND | 119 | • | • | 120 | GND | | D24 | 121 | • | • | 122 | A14 | | D25 | 123 | • | • | 124 | A15 | | D26 | 125 | • | • | 126 | A20 | | D27 | 127 | • | • | 128 | A21 | | VCC | 129 | • | • | 130 | VCC | | D28 | 131 | • | • | 132 | A22 | | D29 | 133 | • | • | 134 | A23 | | D30 | 135 | • | • | 136 | A24 | | D31 | 137 | • | • | 138 | NC | | GND | 139 | • | • | 140 | GND | | NC | 141 | • | • | 142 | NC | | VCC | 143 | • | • | 144 | VCC | Figure 3-1 SODIMM Connector J2 Pin Assignments **Table 3-1 SODIMM Connector J2 Signal Descriptions** | Pin | Mnemonic | Signal | |-------------------|----------|--------| | 1, 2, 21, 22, 35, | GND | GROUND | | 36, 55, 56, 75, | | | | 76, 91, 92, 107, | | | | 108, 119, 120, | | | | 139, 140 | | | <sup>\*</sup>These connector pins may be connected to address lines with the addition of a zero ohm resistor. For more details please refer to the M9328MXLADS schematic, sheet 10 of 12. **Table 3-1 SODIMM Connector J2 Signal Descriptions (Continued)** | Pin | Mnemonic | Signal | |------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3, 5, 7, 9, 13,<br>15, 17, 19, 37,<br>39, 41, 43, 47,<br>49, 51, 53, 83,<br>85, 87, 89, 93,<br>95, 97, 99, 121,<br>123, 125, 127,<br>131, 133, 135,<br>137 | D0 — D31 | DATA BUS (lines 0—31) — Bidirectional signals for transferring data between the processor and an external device. | | 4, 6, 8, 10 | ~EB0 — ~EB3 | ENABLE BYTE (lines 0—3) — Active-low outputs that indicate active data bytes for the current access. ~EB0 corresponds to DATA[31—24], ~EB1 corresponds to DATA[23—16], ~EB2 corresponds to DATA[15—8], and ~EB3 corresponds to DATA[7—0] | | 11, 12, 27, 28,<br>45, 46, 63, 64,<br>81, 82, 101,<br>102, 113, 114,<br>129, 130, 143,<br>144 | VCC | VCC (3.0-volts) | | 14 | ~OE | OUTPUT ENABLE — Active-low output that indicates that a bus access is a read access; enables slave devices to drive the data bus. | | 16 | ~WE | WRITE ENABLE — Active-low output | | 18 | ~ECB | END CURRENT BURST — Active-low input signal asserted by external burst devices; indicates the end of a burst sequence | | 20 | ~LBA | LOAD BURST ADDRESS — Active-low signal asserted during burst mode accesses; causes the external burst device to load a new starting burst address | | 23, 25, 115, 117 | DQM0 — DQM3 | SDRAM enable bytes (0-3) - Active-low output signals. | | 24, 26, 29 —<br>34, 70, 94, 96,<br>98, 100, 103 —<br>105, 116, 118,<br>122, 124, 126,<br>128, 132, 134,<br>136 | A{0 — A24<br>(not in exact<br>order) | ADDRESS BUS (0-24) - Output lines for addressing external devices. | | 38 | ~BAA | BURST ADDRESS ADVANCE — Active-low signal asserted during burst mode accesses; causes the external burst devices to increment internal burst counters. | | 40 | ~BCLK | BURST CLOCK — Output signal to external burst devices; synchronizes burst loading and incrementing | | 42, 44, 77, 78,<br>79, 80, 84, 86,<br>88, 90, 106,<br>110, 112, 138,<br>141, 142 | NC | NO CONNECTION | | Pin | Mnemonic | Signal | |---------------------------|--------------------------------------|--------------------------------------------------------------------------------------| | 48, 50, 52, 54,<br>69, 71 | ~CS0—~CS5<br>(not in exact<br>order) | CHIP SELECTS (lines 0 - 5) - Chip-select signals, active-low outputs. | | 57 | ~RESETSF | RESET SYNC FLASH - Active low output | | 58 | MOSI | MASTER OUT / SLAVE IN - SPI data signal (bidirectional) | | 59 | MISO | MASTER IN / SLAVE OUT - SPI data signal (bidirectional) | | 60 | SS | SLAVE SELECT - bidirectional, active low, input in slave mode, output in master mode | | 61, 74 | SDCLK | SDRAM clock - output to SDRAM | | 62, 68 | SDCKE0,<br>SDCKE1 | SDRAM CLOCK ENABLE 0 & 1 - Active high outputs to SDRAM | | 65 | ~RAS | ROW ADDRESS STROBE -clocks row address to SDRAM | | 66 | ~CAS | COLUMN ADDRESS STROBE - clocks column address to SDRAM | | 67 | SDWE | SDRAM WRITE ENABLE - write data strobe to SDRAM, active low | | 72 | SPI_RDY | SPI READY - CSPI serial burst trigger, active low input | | 73 | ~RESET | RESET — Active-low reset signal to the processor | **Table 3-1 SODIMM Connector J2 Signal Descriptions (Continued)** #### 3.3 UART Connectors MA10, MA11 109, 111 Connectors P11 and P12 are the MXLADS UART connectors. Figure 3-2 gives the pin assignments and Table 3-2 gives the signal descriptions for UART1 connector P11 and UART2 connector P12. MUXED ADDRESS 10 & 11 - Multiplexed addresses to SDRAM Figure 3-2 Connector P11 (UART1), P12 (UART2) Pin Assignments Table 3-2 Connector P11 (UART1), P12 (UART2) Signal Descriptions | Pin | Mnemonic | Signal | |------------|----------|------------------------------------------------------| | 1, 4, 6, 9 | NC | NO CONNECTION | | 2 | TXD | TRANSMITTED DATA — RS232 serial data output signal. | | 3 | RXD | RECEIVED DATA – RS232 serial data input signal. | | 5 | GND | GROUND | | 7 | RTS | READY TO SEND — Active-positive, RS232 input signal. | | 8 | CTS | CLEAR TO SEND — Active-positive RS232 output signal. | Waning: UART2 can not be used if IrDA is enabled. #### 3.4 MultiICE Connector Connector P24 is the MXLADS MultiICE connector. Figure 3-3 gives the pin assignments and Table 3-3 gives the signal descriptions for this connector. | | | P2 | 4 | | | |--------|----|----|---|----|-----| | VCC | 1 | • | • | 2 | VCC | | ~TRST | 3 | • | • | 4 | GND | | TDI | 5 | • | • | 6 | GND | | TMS | 7 | • | • | 8 | GND | | TCK | 9 | • | • | 10 | GND | | GND | 11 | • | • | 12 | GND | | TDO | 13 | • | • | 14 | GND | | ~RESET | 15 | • | • | 16 | GND | | NC | 17 | • | • | 18 | GND | | NC | 19 | • | • | 20 | GND | | | | | | | | Figure 3-3 MultiICE Connector P24 Pin Assignments **Table 3-3 MultiICE Connector P24 Signal Descriptions** | Pin | Mnemonic | Signal | |------|----------|-----------------------------------------------------------------| | 1, 2 | VCC | 3.0-VOLT POWER | | 3 | ~TRST | TARGET RESET — Active-low output signal that resets the target. | | Pin | Mnemonic | Signal | |----------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------| | 4, 6, 8, 10 —<br>12, 14, 16, 18,<br>20 | GND | GROUND | | 5 | TDI | TEST DATA INPUT — Serial data output line, sampled on the rising edge of the TCK signal. | | 7 | TMS | TEST MODE SELECT – Output signal that sequences the target's JTAG state machine, sampled on the rising edge of the TCK signal. | | 9 | TCK | TEST CLOCK — Output timing signal, for synchronizing test logic and control register access. | RESET — Active-low reset signal. NO CONNECTION **Table 3-3 MultiICE Connector P24 Signal Descriptions (Continued)** #### 3.5 Ethernet Connector TDO ~RESET NC 13 15 17, 19 Connector J1 is the RJ-45 MXLADS Ethernet connector. Figure 3-4 gives the pin assignments and Table 3-4 gives the signal descriptions for this connector. JTAG TEST DATA OUTPUT — Serial data input from the target. **Figure 3-4 Ethernet Connector J1 Pin Assignments** **Table 3-4 Ethernet Connector J1 Signal Descriptions** | Pin | Mnemonic | Signal | |------------|----------|---------------------------| | 1 | TPO+ | DIFFERENTIAL OUTPUT PLUS | | 2 | TPO- | DIFFERENTIAL OUTPUT MINUS | | 3 | TPI+ | DIFFERENTIAL INPUT PLUS | | 4, 5, 7, 8 | NC | NO CONNECTION | | 6 | TPI- | DIFFERENTIAL INPUT MINUS | | 9,10 | GND | GROUND | #### 3.6 USB Connector Connector P10 is the USB connector. Figure 3-5 gives the pin assignments and Table 3-5 gives the signal descriptions for this connector. Figure 3-5 USB Connector P10 Pin Assignments Table 3-5 USB Connector P10 Signal Descriptions | Pin | Mnemonic | Signal | |-----|----------|----------------| | 1 | NC | NO CONNECTION | | 2 | D- | USB DATA MINUS | | 3 | D+ | USB DATA PLUS | | 4 | GND | GROUND | #### 3.7 MultiTrace Connector Connector P27 is the MXLADS MultiTrace connector. Figure 3-6 gives the pin assignments and Table 3-6 gives the signal descriptions for this connector. | | | P27 | | | |--------|----|-----|----|-------| | NC | 1 | • • | 2 | NC | | NC | 3 | • • | 4 | NC | | GND | 5 | • • | 6 | A23 | | NC | 7 | • • | 8 | NC | | ~RESET | 9 | • • | 10 | NC | | TDO | 11 | • • | 12 | VCC | | NC | 13 | • • | 14 | NC | | TCLK | 15 | • • | 16 | ~ECB | | TMS | 17 | • • | 18 | ~LBA | | TDI | 19 | • • | 20 | ~BCLK | | ~TRST | 21 | • • | 22 | ~BAA | | GND | 23 | • • | 24 | A19 | | GND | 25 | • • | 26 | A18 | | GND | 27 | • • | 28 | A17 | | GND | 29 | • • | 30 | A16 | | GND | 31 | • • | 32 | A24 | | GND | 33 | • • | 34 | A22 | | GND | 35 | • • | 36 | A21 | | GND | 37 | • • | 38 | A20 | | | | | | | **Figure 3-6 MultiTrace Connector P27 Pin Assignments** **Table 3-6 MultiTrace Connector P27 Signal Descriptions** | Pin | Mnemonic | Signal | |------------------|---------------|----------------------------------------------------------------------------------------------| | 1 — 4, 7, 8, 10, | NC | NO CONNECTION | | 13, 14, | | | | 5, 23, 25, 27, | GND | GROUND | | 29, 31, 33, 35, | | | | 37 | | | | 6, 24, 26, 28, | A16 — A24 | ADDRESS BUS (lines 16—24) — Output lines for addressing external | | 30, 32, 34, 36, | (not in exact | devices. | | 38 | order) | | | 9 | ~RESET | RESET — Active-low reset signal. | | 11 | TDO | JTAG TEST DATA OUTPUT — Serial data input from the target | | 12 | VCC | 3.3-VOLT POWER | | 15 | TCLK | TEST CLOCK — Output timing signal, for synchronizing test logic and control register access. | **Table 3-6 MultiTrace Connector P27 Signal Descriptions (Continued)** | Pin | Mnemonic | Signal | | |-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 16 | ~ECB | END CURRENT BURST — Active-low input signal asserted by external burst devices; indicates the end of a burst sequence. | | | 17 | TMS | TEST MODE SELECT – Output signal that sequences the target's JTAG state machine, sampled on the rising edge of the TCK signal. | | | 18 | ~LBA | LOAD BURST ADDRESS — Active-low signal asserted during burst mode accesses; causes the external burst device to load a new starting burst address. | | | 19 | TDI | TEST DATA INPUT — Serial data output line, sampled on the rising edge of the TCK signal. | | | 20 | ~BCLK | BURST CLOCK — Output signal to external burst devices; synchronizes burst loading and incrementing. | | | 21 | ~TRST | TARGET RESET — Active-low output signal that resets the target. | | | 22 | ~BAA | BURST ADDRESS ADVANCE — Active-low signal asserted during burst mode accesses; causes the external burst devices to increment internal burst counters. | | #### 3.8 LCD Panel Connector Connector P8 is the MXLADS LCD panel connectors. Figure 3-7 gives the pin assignments and Table 3-7 gives the signal descriptions this connector. Figure 3-7 LCD Panel Connector P8 Pin Assignments **Table 3-7 LCD Panel Connector P8 Signal Descriptions** | Pin | Mnemonic | Signal | | |------------------------|---------------------------------------|---------------------------------------------------------------------------------------|--| | 1 | VCC | Input power (3.0-volts) | | | 2, 26,30 | GND | GROUND | | | 3 | LADC | ACD/OE Alternate Crystal Direction/Output Enable* | | | 4 | FLM | FLM/VSYNC First Line Marker/Vertical Synchronization* | | | 5 | LP | LP/HSYNC Line Pulse/Horizontal Synchronization * | | | 6 | LSCLK | SCLK Shift Clock | | | 7 — 18, 25, 27<br>— 29 | LD0 — LD15<br>(not in exact<br>order) | LCD data bus | | | 19 | CONTRAST | LCD bias voltage used as contrast control | | | 20 | MISO | Configure as GPIO, PC16. Used for an LCD enable | | | 21 | SPL_SPR | Horizontal scan direction (Sharp panel dedicated signal) | | | 22 | REV | Signal for common electrode driving signal preparation (Sharp panel dedicated signal) | | **Table 3-7 LCD Panel Connector P8 Signal Descriptions (Continued)** | Pin | Mnemonic | Signal | |-----|----------|-----------------------------------------------------------------------------------------------------------| | 23 | PS | Control signal output for source driver (Sharp panel dedicated signal) | | 24 | CLS | Start signal output for gate driver. This signal is inverted version of PS (Sharp panel dedicated signal) | | 31 | TOP | Negative pen-Y analog input | | 32 | BOTTOM | Positive pen-Y analog input | | 33 | LEFT | Negative pen-X analog input | | 34 | RIGHT | Positive pen-X analog input | <sup>\*</sup> Passive/Active LCD matrix functions, signal function depends on the LCD type configuration selected. ### 3.9 Memory Stick Connector Connector P5 is the MXLADS memory stick connector. Figure 3-8 gives the pin assignments and Table 3-8 gives the signal descriptions for this connector. Figure 3-8 Memory Stick Connector P5 Pin Assignments **Table 3-8 Memory Stick Connector P5 Signal Descriptions** | Pin | Mnemonic | Signal | |------|----------|-------------------------------------------------------------------| | 1,10 | GND | Ground | | 2 | SD_CMD | BS Memory Stick Bus Status (Connected to SD_CMD) | | 3,9 | VCC | VCC (3.0-volts) | | 4 | SD_DAT3 | SDIO Memory Stick Serial Data Input/Output (Connected to SD_DAT3) | | 5,7 | NC | NO CONNECTION | | 6 | SD_DAT0 | INS Stick Detect (Connected to SD_DAT0) | | 8 | SD_CLK | SCLK Memory Stick Serial Clock (Connected to SD_CLK) | #### 3.10 SD/MMC Connector Connector P2 is the MXLADS SD/MMC connector. Figure 3-9 gives the pin assignments and Table 3-9 gives the signal descriptions for this connector. Figure 3-9 SD/MMC Connector P2 Pin Assignments **Table 3-9 SD/MMC Connector P2 Signal Descriptions** | | Signal | | | | |-----|----------|--------------------------------------------------------------|-----------------|--------------------------------------| | Pin | Mnemonic | MMC Card | SD Card | | | | | IVIIVIC | WING Card | 1-Bit Mode | | 1 | SD_DAT3 | Reserved | Not Used | Data Line DAT3 | | 2 | SD_CMD | Command / Response | | | | 3 | GND | Ground | | | | 4 | VCC | Supply Voltage (3.0-volts) | | | | 5 | SD_CLK | Clock | | | | 6 | GND | Ground | | | | 7 | SD_DAT0 | Data Line DAT0 | | | | 8 | SD_DAT1 | Not Used | Interrupt (IRQ) | Data Line DAT1 or<br>Interrupt (IRQ) | | 9 | SD_DAT2 | Not Used | ReadWait (RW) | Data Line DAT2 or<br>Read Wait (RW) | | 10 | USBD_AFE | Card Detect, configured as GPIO, PB20 | | | | 11 | GND | Ground | | | | 16 | SD_WP | Write Protect Detect, connects to I/O Expander, U42-13 (P10) | | | ### 3.11 Expansion Connector Connector P19 is the Expansion connector. All the signals of MC9328MXL are connected to this 16x3-pin connector except data bus, address bus, EIM control signals and SDRAM control signals. Figure 3-10 gives the pin assignment and Table 3-10. gives the signal descriptions for this connector. Figure 3-10 Connectors P19 and P20 Pin Assignments **Table 3-10.** Expansion Connector P19 Signal Description | Pin | Mnemonic | Signal | | |---------------------------------|-----------|-------------------------------------------------------------------|--| | A1,B1,C1 | GND | GROUND | | | A2 | PWMO | PULSE WIDTH MODULATED OUTPUT - Output of the PWM module | | | А3 | MOSI | MASTER OUT / SLAVE IN - SPI data signal (bidirectional) | | | A4 | SCLK | SERIAL CLOCK | | | A5 | UART1_TXD | UART1 TRANSMITTED DATA - Serial output signal. | | | A6 | SSI_TXCLK | SYCHRONOUS SERIAL INTERFACE TRANSMITTER CLOCK - Bidirectional | | | A7 | SSI_RXDAT | SYCHRONOUS SERIAL INTERFACE RECEIVED DATA - Serial input signal | | | A8 | UART2_RXD | UART2 RECEIVED DATA - Serial output signal | | | A9 | UART2_CTS | UART2 CLEAR TO SEND - Active low output signal | | | A10 | USBD_VM | USB VOLTAGE MINUS INPUT | | | A11 | USBD_RCV | USB RECEIVED DATA INPUT | | | A12, A13, B12,<br>B13, C12, C13 | NC | NO CONNECTION | | | A14 | SD_CMD | SD/MMC COMMAND - Serial command bit to SD/MMC card, bidirectional | | | A15 | SD_DAT2 | SD/MMC DATA BIT 2 - Serial data bit to SD/MMC card, bidirectional | | Table 3-10. Expansion Connector P19 Signal Description | A16,B16,C16 | VCC | VCC (3.0-volts) | | |-------------|-----------------|---------------------------------------------------------------------------------|--| | B2 | TIN | TIMER INPUT CAPTURE - Timer input | | | В3 | MISO | MASTER IN / SLAVE OUT - SPI data signal (bidirectional | | | B4 | SPI_RDY | SPI READY - CSPI serial burst trigger, active low input | | | B5 | UART1_RTS | UART1 REQUEST TO SEND - Active low input signal | | | B6 | SSI_TXFS | SYCHRONOUS SERIAL INTERFACE TRANSMITTER FRAME SYNC | | | B7 | SSI_RXCLK | SYCHRONOUS SERIAL INTERFACE RECEIVER CLOCK - Bidirectional | | | B8 | UART2_TXD | UART2 TRANSMITTED DATA - Serial output signal | | | В9 | USBD_VMO | USB VOLTAGE MINUS OUPUT | | | B10 | USBD_VP | USB VOLTAGE POSITIVE INPUT | | | B11 | USBD_ROE | USB DATA RECEIVED OUTPUT ENABLE - Active low output | | | B14 | SD_CLK | SD/MMC CLOCK - Clock output to SD/MMC card | | | B15 | SD_DAT1 | SD/MMC DATA BIT 1 - Serial data bit to SD/MMC card, bidirectional | | | C2 | TOUT12 | TIMER OUTPUT COMPARE | | | C3 | SS | SLAVE SELECT - Bidirectional, active low, slave mode input, master mode output. | | | C4 | UART1_RXD | UART1 RECEIVED DATA - Serial output signal | | | C5 | UART1_CTS | UART1 CLEAR TO SEND - Active low output signal | | | C6 | SSI_TXDAT | SYCHRONOUS SERIAL INTERFACE TRANSMITTED DATA - Serial output signal | | | C7 | SSI_RXFS | SYCHRONOUS SERIAL INTERFACE RECEIVER FRAME SYNC - Bidirectional | | | C8 | UART2_RTS | UART2 REQUEST TO SEND - Active low input signal | | | C9 | USBD_VPO | USB VOLTAGE POSITIVE OUTPUT | | | C10 | USBD_SUSP<br>ND | USB SUSPEND OUTPUT | | | C11 | USBD_AFE | USB ANALOG FRONT END ENABLE | | | C14 | SD_DAT3 | SD/MMC DATA BIT 3 - Serial data bit to SD/MMC card, bidirectional | | | C15 | SD_DAT0 | SD/MMC DATA BIT 0 - Serial data bit to SD/MMC card, bidirectional | | ### 3.12 Image Sensor Connector P20 is a 16x3-pin connector P20 is assigned with signals for Image Sensor. Daughter card supporting different image sensor can plugged to this connectors. Figure 3-10 gives the pin assignment of this connector and Table 3-11. gives the signal descriptions for this connector. Table 3-11. Image Sensor Connector P20 Signal Description | Pin | Mnemonic | Signal | | |-------------|------------|-----------------------------------------------------------------------------|--| | A1,B1,C1 | GND | GROUND | | | A2 | CSI_D0 | CMOS SENSOR INTERFACE DATA 0 - Data input from Image Sensor | | | А3 | CSI_D2 | CMOS SENSOR INTERFACE DATA 2- Data input from Image Sensor | | | A4 | CSI_D4 | CMOS SENSOR INTERFACE DATA 4- Data input from Image Sensor | | | A5 | CSI_D6 | CMOS SENSOR INTERFACE DATA 6- Data input from Image Sensor | | | A6 | CSI_PIXCLK | CMOS SENSOR INTERFACE PIXAL CLOCK - Data latch strobe | | | A7 | CSI_VSYNC | CMOS SENSOR INTERFACE VERTICAL SYNC - Control input | | | A8 | I2C_CLK | I SQUARED C CLOCK - Serial clock, bidirectional | | | A9 | MOSI/PC17 | MASTER OUT / SLAVE IN or PORT C BIT 17 - Not used by CSI daughter card | | | A10 | ~CS4/PA22 | CHIP SELECT 4 / PORT A BIT 23 - Not used by CSI daughter card | | | A11-A15 | NC | NO CONNECTION | | | A16,B16,C16 | VCC | VCC (3.0-volts) | | | B2-B15 | NC | NO CONNECTION | | | C2 | CSI_D1 | CMOS SENSOR INTERFACE DATA 1- Data input from Image Sensor | | | С3 | CSI_D3 | CMOS SENSOR INTERFACE DATA 3- Data input from Image Sensor | | | C4 | CSI_D5 | CMOS SENSOR INTERFACE DATA 5 - Data input from Image Sensor | | | C5 | CSI_D7 | CMOS SENSOR INTERFACE DATA 7 - Data input from Image Sensor | | | C6 | CSI_HSYNC | CMOS SENSOR INTERFACE HORIZONTAL SYNC- Active low input | | | C7 | CSI_MCLK | CMOS SENSOR INTERFACE MASTER CLOCK - Clock output to sensor card | | | C8 | I2C_DAT | I SQUARED C DATA - Serial data, bidirectional | | | C9 | TIN/PA1 | TIMER INPUT CAPTURE/ PORT A BIT 1 Not used by CSI daughter card | | | C10 | ~CS5/PA23 | CHIP SELECT 5 / PORT A BIT 23 - Configured for GPIO to act as a SYNC signal | | ## Table 3-11. Image Sensor Connector P20 Signal Description | C11-C15 | NC | NO CONNECTION | |---------|----|---------------| | | | | #### **HOW TO REACH US:** World Wide Web Address Motorola: http://www.motorola.com/General/index.html Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and the Stylized M Logo are registered in the U.S. Patent and Trademark Office. digital dna is a trademark of Motorola, Inc. All other product or service names are the property of their respective owners. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. © Motorola, Inc. 2002