

Errata

Valis X3ERR/D Rev. B, 9/2003

Valis Microprocessor Evaluation System Errata





## 1 Introduction

This document describes the known errata and limitations of the Valis MPMC card for the Sandpoint reference platform. In all cases, if an errata has a workaround, it is applied to the system before shipped to customers.

The errata revision ("A", "B", etc.) is updated every time a new problem is found and systems have been shipped. If your current system is a "Valis X3 rev 'A", then it has all rev "A" fixes, but no rev "B" fixes.

The errata should be applied to the published schematics to determine the correct wiring of the MPMC+Sandpoint system (i.e. after changes are applied).

Lastly, note that some errata are not true errors but requests for minor modifications to improve the system. These errata are not performed but may be rolled into possible future revisions of the system, if any.



# ERRATA

**Table 1: Summary of Valis Errata** 

| #  | Type | Problem                                                                 | Impact                      | Work-Around                                              | Affects | Rev |
|----|------|-------------------------------------------------------------------------|-----------------------------|----------------------------------------------------------|---------|-----|
| 1  | Assy | R35 and R36 should be 1206                                              | Little.                     | BOM is correct; correct compont.                         | Х3      | A   |
|    |      |                                                                         |                             | X4: N/A.                                                 |         |     |
| 2  | CAD  | CKO and CKO_GND not accessible with heat sink installed.                | Hard to use.                | None.                                                    | X3      | A   |
|    |      |                                                                         |                             | X4: Reposition.                                          |         |     |
| 3  | ВОМ  | R95 (L3ADDR18 pulldown) not installed; required for non-MPC7457         | Possible cache failure.     | Install R59 (1K 0603) on MPC7450/MPC7451/MPC7455 builds. | Х3      | A   |
|    |      |                                                                         |                             | X4: None.                                                |         |     |
| 4  | Assy | All the LEDs are backwards.                                             | LED's inoperative.          | Rotate all SMD0603 LEDs 180 degrees.                     | X3      | A   |
|    |      |                                                                         |                             | X4: Fix pad 1 geometry issue(?).                         |         |     |
| 5  | ВОМ  | Install J2 by default.                                                  | None.                       | Add to BOM.                                              | Х3      | A   |
|    |      |                                                                         |                             | X4: None.                                                |         |     |
| 6  | ВОМ  | LED series resistors should be 390 ohm, not 39 ohms.                    | Overcurrent, early failure. | Replace R1-R12 with 390 ohm resistors.                   | X3      | A   |
|    |      |                                                                         |                             | X4: Change value.                                        |         |     |
| 7  | DES  | COP_SRST* is not buffered and merged with on-board MPC107-based SRESET. | SRESET may not work.        | TBD                                                      | X3      | A   |
|    |      |                                                                         |                             | X4: TBD.                                                 |         |     |
| 8  | CAD  | Thermal relief insufficient; Q4 has none, Q2 could be larger.           | Overheating.                | None.                                                    | X3      | A   |
|    |      |                                                                         |                             | X4: Add fill.                                            |         |     |
| 9  | ВОМ  | R56 and R57 are both non-stuff.                                         | PCI OVDD not set.           | Install R56 (PCI 5V).                                    | X3      | A   |
|    |      |                                                                         |                             | X4: Correct BOM.                                         |         |     |
| 10 | CAD  | VCC_PCI_C (PCI clamp) voltage trace too fine.                           | PCI clamp ringing/delay.    | None.                                                    | X3      | A   |
|    |      |                                                                         |                             | X4: Make VCC_PCI_C at least 10 mils, preferably 20.      |         |     |

MOTOROLA 2



**Table 1: Summary of Valis Errata** 

| #  | Туре | Problem                                                                                                          | Impact                                               | Work-Around                                                                                                                                                                                                         | Affects | Rev |
|----|------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|
| 11 | DES  | LBS interface has connections to A(0:3) as part of the address, which are not very useful on the MPC745X+MPC107. | Reduced available address coverage.                  | None. X4: Use 8 bits starting at A(4).                                                                                                                                                                              | Х3      | A   |
| 12 | DES  | R74 (GBL*) pullup need not be 300 ohm; 10K is sufficient.                                                        | None.                                                | Change BOM. X4: Change component.                                                                                                                                                                                   | Х3      | A   |
| 13 | DES  | SDRAM LED is triggered by refresh.                                                                               | SDRAM looks busier than it actually is.              | None. X4: Use SDRAM WE* signal instead.                                                                                                                                                                             | Х3      | A   |
| 14 | DES  | CPU PLL configuration pins are scrambled yet again.                                                              | Hard to map hardware spec to switches.               | Use config sheet. If you hold the card correctly, PLL_CFG(0:4) can be entered left-to-right just as in the hardware spec. Just enter PLL_CFG(0:3) and jump to the last bit.  X4: Order them as requested            | Х3      | A   |
| 15 | DES  | CPU LED is not CPU activity, it is bus activity.                                                                 | Misleading.                                          | None. X4: Change label to "BUS".                                                                                                                                                                                    | Х3      | A   |
| 16 | DES  | R94 is not connected to VCORE (if installed), it is connected to OVDD.                                           | VCORE abnormally low due to incorrect sense voltage. | For MPC7450, MPC7451 and MPC7455: Remove R94; wire R88 right side pad to C85 right side (w/PMC hdr to left) For MPC7457: None; R94 is no-stuff. X4: R94 should connect to VDD; change component to make that clear. | X3      | A   |

MOTOROLA 3



| Version | Date       | Changes                                                                                              |
|---------|------------|------------------------------------------------------------------------------------------------------|
| A       | 2003 May 5 | Initial Errata                                                                                       |
| В       | 2003 Sep 9 | Corrected errata #16 (note: boards have been built correctly, only the documentation was incorrect). |

4 MOTOROLA



#### **HOW TO REACH US:**

### **USA/EUROPE/LOCATIONS NOT LISTED:**

Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado 80217 1-303-675-2140 or 1-800-441-2447

#### JAPAN:

Motorola Japan Ltd.; SPS, Technical Information Center, 3-20-1, Minami-Azabu Minato-ku, Tokyo 106-8573 Japan 81-3-3440-3569

#### ASIA/PACIFIC:

Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre, 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong 852-26668334

#### **TECHNICAL INFORMATION CENTER:**

1-800-521-6274

#### **HOME PAGE:**

http://www.motorola.com/semiconductors

#### **DOCUMENT COMMENTS:**

FAX (512) 933-2625, Attn: RISC Applications Engineering Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part.



Motorola and the Stylized M Logo are registered in the U.S. Patent and Trademark Office. digital dna is a trademark of Motorola, Inc. All other product or service names are the property of their respective owners. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

© Motorola, Inc. 2003