

#### Preliminary Information

MPC180 HWRM/D

Rev. 2, 6/2002

MPC180 Hardware Reference Manual

Matthew Short Security Applications matt.short@motorola .com This document describes how to design a system with the MPC180 and PowerQUICC<sup>™</sup> and PowerQUICC II<sup>™</sup> family of communication processors. It covers the following topics:

| Торіс                                               | Page  |
|-----------------------------------------------------|-------|
| Section 1, "Overview"                               | 2     |
| Section 2, "Features"                               | 3     |
| Section 3, "Pin Assignments"                        | 4     |
| Section 4, "Signal Descriptions"                    | 5-6   |
| Section 5, "Pin Connections"                        | 7-8   |
| Section 6, "Electrical and Thermal Characteristics" | 8-16  |
| Section 7, "System Timing Analysis"                 | 16-23 |
| Section 8, "Decoupling Recommendations"             | 24    |
| Section 9, "Package Description"                    | 25    |
| Section 10, "Ordering Information"                  | 26    |



Freescale Semiconductor, Inc.

For More Information On This Product, Go to: www.freescale.com

PRELIMINARY-SUBJECT TO CHANGE WITHOUT NO



## 1 Overview

The MPC180 is designed to work with Motorola's PowerQUICC family of processors. The MPC180 interfaces gluelessly to both the PowerQUICC and PowerQUICC II, accelerating the performance of computationally-intensive security functions, such as key generation and exchange, authentication, and bulk encryption. Support for 66MHz bus frequencies enables maximum utilization of the MPC8260 local bus as well as enhanced versions of the MPC8xx system bus.

The MPC180 is optimized to quickly process all the algorithms associated with IPSec, WTLS/WAP, SSL/TLS, and IKE, including the following:

- RSA
- RSA signature
- Diffie-Hellman
- Elliptic Curve Cryptography
- DES
- 3DES
- SHA-1
- MD4
- MD5
- Arc Four (compatible with RSA's RC4 algorithm)

The MPC180 works in load/store, memory-mapped systems. An external processor may execute application code from its ROM and RAM, using RAM and optional nonvolatile memory (such as EEPROM) for storing data. The MPC180 resides in the processor's memory map; therefore, an application requiring cryptographic functions simply writes to and reads from the appropriate memory mapped location of the MPC180.

As shown in Figure 1 and Figure 2, the MPC180 interfaces to the MPC8xx system bus or to the local bus of the MPC8260.









Figure 2. MPC8260 System Example

## 2 Features

The major features of the MPC180 are as follows:

- Public key/ asymmetric key
  - RSA
    - Programmable field size of up to 2048 bits
- Elliptic curve cryptography
  - F<sub>2</sub>m and F(p) modes
  - Programmable field size of up to 511 bits
- DES
  - ECB (Electronic Code Book)
  - CBC (Cipher Block Chaining)
- 3DES
  - Two-key (K1 = K3) or three-key (K1, K2, K3) Triple-DES.
- Arc Four Stream Cipher
  - key lengths of 40–128 bits
- Authentication
  - MD4—hashed message of 128 bits
  - MD5—hashed message of 128 bits
  - SHA-1-hashed message of 160 bits
- Random Number Generator
- Glueless MPC8xx/82xx interface—up to 66 MHz
- DMA hardware handshaking signals
- 4-Kbit input and output FIFOs
- 1.8-V Vdd, 3.3 V I/O
- 100-pin LQFP package



## 3 Pin Assignments



Figure 3. MPC180 Pin Diagram



**Signal Descriptions** 

## **4 Signal Descriptions**

#### Table 1. Pin Descriptions

| Signal name        | Pin<br>locations                                                                                                                                    | Signal<br>type | Description                                                                                                                                                                                                                                                                                          |  |  |  |  |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Signal pins        |                                                                                                                                                     |                |                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| A[18:29]           | 62, 64, 66,<br>67, 68, 70,<br>72–75, 77,<br>78                                                                                                      | I              | Address—address bus from the processor core. These bits are decoded in the MPC180 to produce the individual module select lines to the execution units. Note that the processor address bus might be 32 bits wide, while the MPC180 address bus is only 12 bits wide.<br>msb = bit 0<br>lsb = bit 31 |  |  |  |  |
| D[0:31]            | 38, 32, 28,<br>18, 12, 6,<br>99, 92, 37,<br>31, 24, 17,<br>11, 4, 98,<br>90, 36, 30,<br>22, 16, 9, 2,<br>96, 89, 34,<br>29, 20, 14,<br>7, 1, 94, 87 | I/O            | Data—bidirectional data bus. This bus is connected directly to the processor core.<br>msb = bit 0<br>lsb = bit 31                                                                                                                                                                                    |  |  |  |  |
| CS                 | 56                                                                                                                                                  | I              | Chip Select. Active low signal that indicates when a data transfer is intended for the MPC180.                                                                                                                                                                                                       |  |  |  |  |
| R/W                | 54                                                                                                                                                  | 1              | Read/Write. Read/write line<br>1 read cycle<br>0 write cycle                                                                                                                                                                                                                                         |  |  |  |  |
| BURST              | 55                                                                                                                                                  | I              | Burst Transaction. Active low signal used in the 8260 interface that indicates when the current read/write is a burst transfer.                                                                                                                                                                      |  |  |  |  |
| TS                 | 53                                                                                                                                                  | 1              | Transfer Start. Transfer start pin for control port. This signal is asserted by the 850/860 to indicate the start of a bus cycle that transfers data to or from the MPC180. This is used by the MPC180 along with $\overline{CS}$ , $R/\overline{W}$ , and A to begin a transfer.                    |  |  |  |  |
| PSDVAL             | 82                                                                                                                                                  | 1              | Data valid. This active low signal is ignored when CONFIG=0 (MPC860 Mode), but is active in MPC8260 Mode. The assertion of PSDVAL indicates that a data beat is valid on the data bus.                                                                                                               |  |  |  |  |
| TA /<br>LUPMWAIT   | 61                                                                                                                                                  | 0              | Transfer Acknowledge. This active low signal is used in 860 mode and is asserted<br>by the MPC180 when a successful read or write has occurred.<br>Local UPM wait. This active high signal is used in 8260 mode and is asserted to<br>indicate the number of wait states for a transaction.          |  |  |  |  |
| Miscellaneous pins |                                                                                                                                                     |                |                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| RESET              | 52                                                                                                                                                  | 1              | Reset. Asynchronous reset signal for initializing the chip to a known state. It is highly recommended that this signal be connected to a dual hardware/software reset function. Thus, the system designer can reset the MPC180 chip with optimal flexibility.                                        |  |  |  |  |
| CONFIG             | 57                                                                                                                                                  | I              | Configuration. Input that indicates whether the interface is to an MPC860 or<br>MPC8260<br>1 8260 interface<br>0 860 interface                                                                                                                                                                       |  |  |  |  |



| Signal name | Pin<br>locations                               | Signal<br>type | Description                                                                                                                                                                                                                                                                                                                  |
|-------------|------------------------------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ENDIAN      | 40                                             | 1              | Endian. Active high for big endian mode. Low for little endian mode<br>1 big endian<br>0 little endian                                                                                                                                                                                                                       |
| IRQ         | 85                                             | 0              | Interrupt Request. Interrupt line that signifies that one or more execution units modules has asserted its IRQ hardware interrupt.                                                                                                                                                                                           |
| NC          | 26, 27, 49,<br>50, 51, 76,<br>100              | -              | No connection to the pin                                                                                                                                                                                                                                                                                                     |
|             |                                                |                | DMA Hardware Handshake pins                                                                                                                                                                                                                                                                                                  |
| DREQ1       | 83                                             | 0              | DMA Request 1. Active high signal which indicates that either the input or output buffer is requesting data transfer by the host or DMA controller. DREQ1 and DREQ2 are each programmable to refer to the MPC180 chip input buffer or output buffer. This signal is designed to interoperate with a PowerQUICC IDMA channel. |
| DREQ2       | 84                                             | 0              | DMA request 2. Active high signal which indicates that either the input or output buffer is requesting data transfer by the host or DMA controller. DREQ1 and DREQ2 are each programmable to refer to the MPC180 Chip input buffer or output buffer. This signal is designed to interoperate with a PowerQUICC IDMA channel. |
|             |                                                |                | Clock                                                                                                                                                                                                                                                                                                                        |
| CLK         | 59                                             | I              | Master clock input                                                                                                                                                                                                                                                                                                           |
|             |                                                |                | Test                                                                                                                                                                                                                                                                                                                         |
| ТСК         | 47                                             | I              | JTAG test clock<br>If JTAG is NOT used, this pin should be tied to OVSS                                                                                                                                                                                                                                                      |
| TDI         | 48                                             | I              | JTAG test data input<br>If JTAG is NOT used, this pin should be tied to OVDD                                                                                                                                                                                                                                                 |
| TDO         | 44                                             | I              | JTAG test data output<br>If JTAG is NOT used, this pin should be NC                                                                                                                                                                                                                                                          |
| TMS         | 46                                             | I              | JTAG test mode select<br>If JTAG is NOT used, this pin should be tied to OVDD                                                                                                                                                                                                                                                |
| TRST        | 45                                             | I              | JTAG test reset<br>If JTAG is NOT used, this pin should be tied to OVSS                                                                                                                                                                                                                                                      |
|             |                                                |                | Power and Ground                                                                                                                                                                                                                                                                                                             |
| IVDD        | 10, 21, 41,<br>60, 71, 93                      | I              | +1.8 Volts (power pins for core logic)                                                                                                                                                                                                                                                                                       |
| OVDD        | 5, 15, 25,<br>35, 43, 65,<br>81, 88, 97        | I              | +3.3 Volts (Power pins for I/O pads)                                                                                                                                                                                                                                                                                         |
| OVSS        | 3, 13, 23,<br>33, 42, 63,<br>79, 80, 86,<br>95 | 1              | 0 Volts (Ground)                                                                                                                                                                                                                                                                                                             |
| IVSS        | 8, 19, 39,<br>58, 69, 91                       | 1              | 0 Volts (Ground)                                                                                                                                                                                                                                                                                                             |

#### Table 1. Pin Descriptions (continued)



**Pin Connections** 

## 5 Pin Connections

| Signal<br>name   | Pin locations                                                                                                      | Signal<br>type | MPC860 / MPC850<br>connection | MPC860 /<br>MPC850<br>design note | MPC8260<br>connection | MPC8260<br>design note |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------|----------------|-------------------------------|-----------------------------------|-----------------------|------------------------|--|--|--|
| Signal pins      |                                                                                                                    |                |                               |                                   |                       |                        |  |  |  |
| A[18:29]         | 62, 64, 66, 67, 68, 70,<br>72–75, 77, 78                                                                           | I              | A[18:29]                      | 1                                 | L_A[18:29]            | 1                      |  |  |  |
| D[0:31]          | 1, 2, 4, 6, 7, 9, 11, 12,<br>14, 16-18, 20, 22,<br>24, 28–32, 34, 36,<br>37, 38, 87, 89, 90, 92,<br>94, 96, 98, 99 | I/O            | D[0:31]                       | 1                                 | LCL_D[0:31]           | 1                      |  |  |  |
| CS               | 56                                                                                                                 | I              | CSx                           | 2, 3                              | CSx                   | 1,3                    |  |  |  |
| R/W              | 54                                                                                                                 | I              | R/W                           | 2                                 | LWR                   | 1                      |  |  |  |
| BURST            | 55                                                                                                                 | I              | OVDD (+3.3V)                  | _                                 | LGPLx                 | 1,3                    |  |  |  |
| TS               | 53                                                                                                                 | I              | TS                            | 1                                 | OVDD (+3.3V)          | _                      |  |  |  |
| PSDVAL           | 82                                                                                                                 | Ι              | OVDD (+3.3V)                  | _                                 | LGPLx                 | 1,3                    |  |  |  |
| TA /<br>LUPMWAIT | 61                                                                                                                 | 0              | TA                            | 2                                 | LUPWAIT               | 4                      |  |  |  |
|                  |                                                                                                                    |                | Miscellaneous pi              | ns                                |                       | 1                      |  |  |  |
| RESET            | 52                                                                                                                 | I              | Application Specific          | 1, 5                              | Application Specific  | 1,5                    |  |  |  |
| CONFIG           | 57                                                                                                                 | I              | VSS (0V)                      | _                                 | OVDD (+3.3V)          | -                      |  |  |  |
| ENDIAN           | 40                                                                                                                 | I              | GPL_xx                        | 1, 3, 6                           | LGPLx                 | 1, 3, 6                |  |  |  |
| ĪRQ              | 85                                                                                                                 | 0              | ĪRQx                          | 1,3                               | IRQx                  | 1,3                    |  |  |  |
| NC               | 26, 27, 49, 50, 51,76,<br>100                                                                                      | -              | NC                            | _                                 | NC                    | -                      |  |  |  |
|                  | I                                                                                                                  | DM             | A Hardware Handsh             | ake pins                          |                       | 1                      |  |  |  |
| DREQ1            | 83                                                                                                                 | 0              | NC                            | _                                 | PA0 / PC0             | 3                      |  |  |  |
| DREQ2            | 84                                                                                                                 | 0              | NC                            | _                                 | PA5 / PC1             | 3                      |  |  |  |
|                  | I                                                                                                                  |                | Clock                         | I                                 | L                     | 1                      |  |  |  |
| CLK              | 59                                                                                                                 | I              | Application Specific          | 5                                 | Application Specific  | 5                      |  |  |  |
|                  |                                                                                                                    |                | Test                          |                                   |                       |                        |  |  |  |
| ТСК              | 47                                                                                                                 | I              | Application Specific          | 5                                 | Application Specific  | 5                      |  |  |  |
| TDI              | 48                                                                                                                 | I              | Application Specific          | 5                                 | Application Specific  | 5                      |  |  |  |
| TDO              | 44                                                                                                                 | I              | Application Specific          | 5                                 | Application Specific  | 5                      |  |  |  |
| TMS              | 46                                                                                                                 | I              | Application Specific          | 5                                 | Application Specific  | 5                      |  |  |  |
| TRST             | 45                                                                                                                 | I              | Application Specific          | 5                                 | Application Specific  | 5                      |  |  |  |
| Power and Ground |                                                                                                                    |                |                               |                                   |                       |                        |  |  |  |

Table 2. Pin Connections



**Electrical and Thermal Characteristics** 

| Signal<br>name | Pin locations                            | Signal<br>type | MPC860 / MPC850<br>connection | MPC860 /<br>MPC850<br>design note | MPC8260<br>connection | MPC8260<br>design note |
|----------------|------------------------------------------|----------------|-------------------------------|-----------------------------------|-----------------------|------------------------|
| IVDD           | 10, 21, 41, 60, 71, 93                   | I              | +1.8 Volts                    | _                                 | +1.8 Volts            | _                      |
| OVDD           | 5, 15, 25, 35, 43, 65,<br>81, 88, 97     | I              | +3.3 Volts                    | _                                 | +3.3 Volts            | -                      |
| OVSS           | 3, 13, 23, 33, 42, 63,<br>79, 80, 86, 95 | I              | 0 Volts (Ground)              | _                                 | 0 Volts (Ground)      | _                      |
| IVSS           | 8, 19, 39, 58, 69, 91                    | I              | 0 Volts (Ground)              | _                                 | 0 Volts (Ground)      | _                      |

#### Table 2. Pin Connections (continued)

<sup>1</sup> It is recommended that this pin be tied to OVDD using a  $10k\Omega$  resistor.

 $^2$  It is recommended that this pin be tied to OVDD using a 1k $\!\Omega$  resistor.

<sup>3</sup> Multiple system resources are available for certain signals (CS, GPLs, IRQ, and so on). Exact configuration depends on system configuration.

<sup>4</sup> It is recommended that this pin be tied to VSS (ground) using a  $10k\Omega$  resistor.

<sup>5</sup> Application-specific implementation determines exact pin-to-pin configuration of certain signals (Reset, JTAG, Clk).

<sup>6</sup> The endian pin should ideally be connected to a general purpose line to dynamically switch between big and little endian under program control. If a general purpose line is unavailable, another option is to tie the pin to OVDD and perform byte swapping in software which will result in some performance degredation.

## **6 Electrical and Thermal Characteristics**

## 6.1 Absolute Maximum Ratings

#### Table 3. Absolute Maximum Ratings <sup>1, 2</sup>

| Characteristic                                    | Name            | Absolute Min | Absolute Max | Unit  |
|---------------------------------------------------|-----------------|--------------|--------------|-------|
| Power supply voltage—Core                         | V <sub>DD</sub> | -0.3         | +1.95        | Volts |
| Power supply voltage—I/O                          | V <sub>DD</sub> | -0.3         | +3.6         | Volts |
| Storage temperature                               | —               | -55          | +150         | °C    |
| Lead temperature (for 10 seconds)                 | —               | _            | +300         | °C    |
| Static input pin voltage                          | —               | -0.3         | +3.6         | Volts |
| Input current to guarantee latch-up can not occur | —               | —            | +-50         | mA    |
| Operating Temperature                             | T <sub>A</sub>  | 0            | +70          | °C    |

<sup>1</sup> Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

<sup>2</sup> This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.



## 6.2 Package Thermal Characteristics

Table 4. Package Thermal Characteristics

| Rating                                        |                                        |   | Мах      | Unit |
|-----------------------------------------------|----------------------------------------|---|----------|------|
| Junction to ambient <sup>1, 2</sup> (@200Ifm) | Single–layer board<br>Four–layer board | R | 40<br>25 | °C/W |
| Junction to board <sup>3</sup> (bottom)       |                                        | R | 17       | °C/W |
| Junction to case <sup>4</sup> (top)           |                                        | R | 9        | °C/W |

<sup>1</sup> Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, board population, and board thermal resistance.

<sup>2</sup> Per SEMI G38-87.

<sup>3</sup> Indicates the average thermal resistance between the die and the printed circuit board.

<sup>4</sup> Indicates the average thermal resistance between the die and the case top surface via the cold plate method (MIL SPEC-883 Method 1012.1).

## 6.3 Operating Conditions and DC Electrical Characteristics

| Characteristic                                                                                                                                    | Name             | Min  | Тур | Max                 | Units           | Notes |
|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|-----|---------------------|-----------------|-------|
| Power supply voltage—Core                                                                                                                         | V <sub>DD</sub>  | 1.65 | _   | 1.95                | V <sub>DC</sub> |       |
| Power supply voltage—I/O                                                                                                                          | V <sub>DDQ</sub> | 3.0  | —   | 3.6                 | V <sub>DC</sub> |       |
| Input low voltage (Vdd = Min)                                                                                                                     | V <sub>il</sub>  | -0.5 | —   | V <sub>DDQ</sub> /2 | V <sub>DC</sub> | 1     |
| Input high voltage (Vdd = Max)                                                                                                                    | V <sub>ih</sub>  | 2.0  | _   | _                   | V <sub>DC</sub> | 2     |
| AC supply current                                                                                                                                 | I <sub>DD</sub>  | —    | —   | 290                 | mA              |       |
| Standby supply current                                                                                                                            | I <sub>SS</sub>  | —    | —   | 130                 | mA              |       |
| Input leakage current @ $V_{DD} \ge V_{in} \ge V_{SS}$                                                                                            |                  | _    | _   | +- 5                | μA              |       |
| Three-state input current @ $V_{DD} \ge V_{in} \ge V_{SS}$                                                                                        | ا <sub>z</sub>   | —    | —   | 10                  | μA              |       |
| Output high voltage ( $I_{oh} = -400 \ \mu A$ )                                                                                                   | V <sub>oh</sub>  | 2.4  | _   | —                   | V <sub>DC</sub> |       |
| Output low voltage<br>$I_{ol} = 3.2 \text{ mA}, C_L = 35 \text{ pF} (\overline{IRQ})$<br>$I_{ol} = 3.2 \text{ mA}, C_L = 50 \text{ pF} (D[0:31])$ | V <sub>ol</sub>  | _    | _   | 0.4                 | V <sub>DC</sub> |       |
| Output High Current                                                                                                                               | I <sub>oh</sub>  | 10mA |     | _                   | mA              | 3     |
| Output Low Current                                                                                                                                | I <sub>ol</sub>  | _    |     | -10mA               | mA              |       |
| Input buffer/pad capacitance                                                                                                                      | C <sub>in</sub>  | —    | 5   | _                   | pF              |       |
| Input/output buffer/pad capacitance                                                                                                               | C <sub>io</sub>  | —    | 5   | _                   | pF              |       |

**Table 5. Electrical Operating Conditions** 

<sup>1</sup> Undershoot: Vil <= 1.5v for t < 20% t<sub>KHKH</sub>

<sup>2</sup> Overshoot: Vih <=  $V_{DD}$  +1.0v (Not to exceed 4.6v) for t < 20% t<sub>KHKH</sub>.

<sup>3</sup> The  $\overline{\text{TA}}$  signal has a +- 15mA output drive strength.



## Freescale Semiconductor, Inc. Electrical and Thermal Characteristics

#### 6.4 **AC Electrical Characteristics**

Table 6. AC Electrical Characteristics <sup>1</sup>

| Condition                 | Name               | Min   | Max   | Units |
|---------------------------|--------------------|-------|-------|-------|
|                           | Input Sig          | nals  |       |       |
| Clock Frequency           | F <sub>clock</sub> | _     | 66    | Mhz   |
| Clock Cycle Time          | t <sub>кнкн</sub>  | _     | 15.15 | nS    |
| Address Setup             | t <sub>AVKH</sub>  | 1.0   | _     | nS    |
| Address Hold              | t <sub>KHAX</sub>  | 0.6   | _     | nS    |
| Data Setup                | t <sub>DVKH</sub>  | 1.0   | _     | nS    |
| Data Hold                 | t <sub>KHDX</sub>  | 0.5   | _     | nS    |
| TS Setup                  | t <sub>TSVKH</sub> | 1.0   | _     | nS    |
| TS Hold                   | t <sub>KHTSX</sub> | 0.5   | _     | nS    |
| R/W Setup                 | t <sub>WVKH</sub>  | 1.0   | _     | nS    |
| R/W Hold                  | t <sub>KHWX</sub>  | 0.5   | _     | nS    |
| BURST Setup               | t <sub>BVKH</sub>  | 1.0   | _     | nS    |
| BURST Hold                | t <sub>KHBX</sub>  | 0.3   | _     | nS    |
| CS Setup                  | t <sub>CVKH</sub>  | 1.1   | _     | nS    |
| CS Hold                   | t <sub>KHCX</sub>  | 0.4   | _     | nS    |
| PSDVAL Setup              | t <sub>PVKH</sub>  | 1.0   | _     | nS    |
| PSDVAL Hold               | t <sub>KHPX</sub>  | 0.3   | _     | nS    |
| ENDIAN Setup              | t <sub>EVKH</sub>  | 1.0   | _     | nS    |
| ENDIAN Hold               | t <sub>KHEX</sub>  | 0.3   | _     | nS    |
|                           | Output Si          | gnals |       |       |
| Clock High to Data Valid  | t <sub>KHQV</sub>  | _     | 8.9   | nS    |
| Clock High to Data Hold   | t <sub>KHQX</sub>  | 3.7   | _     | nS    |
| Clock High to DREQx Valid | t <sub>KHDV</sub>  | _     | 8.3   | nS    |
| Clock High to DREQx Hold  | t <sub>KHDX</sub>  | 3.4   | _     | nS    |
| Clock High to IRQ Valid   | t <sub>KHIV</sub>  | —     | 8.5   | nS    |
| Clock High to IRQ Hold    | t <sub>KHIX</sub>  | 3.4   | —     | nS    |
| Clock High to TA Valid    | t <sub>KHTAV</sub> | —     | 8.5   | nS    |
| Clock High to TA Hold     | t <sub>KHTAX</sub> | 3.5   | _     | nS    |

<sup>1</sup> All timings are valid for 50 MHz as well.



## 6.5 IEEE 1149.1 AC Timing Specification

|               |                       | 1                                                         |                |     |       |
|---------------|-----------------------|-----------------------------------------------------------|----------------|-----|-------|
| Condi         | tion                  | Name                                                      | Min            | Max | Units |
| TCK Cycle Tim | le                    | t <sub>THTH</sub>                                         | 60             | _   | nS    |
| TCK Clock Hig | h Time                | t <sub>TH</sub>                                           | 25             | —   | nS    |
| TCK Clock Lov | v Time                | t <sub>TL</sub>                                           | 25             | _   | nS    |
| TDO Access T  | ime                   | t <sub>TLQV</sub>                                         | 1              | 10  | nS    |
| TRST pulse wi | dth                   | t <sub>TSRT</sub>                                         | 40             | —   | nS    |
| Setup TImes   | Capture<br>TDI<br>TMS | t <sub>CS</sub><br>t <sub>DVTH</sub><br>t <sub>MVTH</sub> | 5<br>5<br>5    | _   | nS    |
| Hold Times    | Capture<br>TDI<br>TMS | t <sub>CH</sub><br>t <sub>THDX</sub><br>t <sub>THMX</sub> | 13<br>14<br>14 | _   | nS    |

#### Table 7. JTAG AC Timing Specifications

## 6.6 MPC180 and MPC8xx Timing Diagrams

A write cycle is defined as a transfer of data to the MPC180 from the host processor and a read cycle is defined as a transfer of data from the MPC180 to the host processor. The processor initiates all data transfers, acting as the bus master, and the MPC180 always acts as the bus slave. Data transfer is synchronous to the main clock input and begins on the rising edge that  $\overline{TS}$  and  $\overline{CS}$  are asserted. At this time, the R/W signal indicates whether the transaction is a read or a write and the address bus is decoded to select the destination within the MPC180. The MPC180 holds the TA line high to signal the appropriate number of wait states and then drives the signal low to indicate that valid data is on the bus. If TA is driven low during a read cycle, the MPC180 has captured valid data.

Figure 4 shows a typical read cycle when the MPC180 interfaces to an MPC850 or MPC860 and Figure 5 shows a typical write cycle for the same interface.





## 6.7 MPC180 and MPC8260 Timing Diagrams

A write cycle is defined as a transfer of data to the MPC180 from the host processor and a read cycle is defined as a transfer of data from the MPC180 to the host processor. The processor initiates all data transfers, acting as the bus master, and the MPC180 always acts as the bus slave. Data transfer is synchronous to the main clock input and begins on the rising edge on which  $\overline{CS}$  is asserted. At this time, the R/W signal



#### Freescale Semiconductor, Inc. Electrical and Thermal Characteristics

indicates whether the transaction is a read or a write and the address bus is decoded to select the destination within the MPC180. The  $\overline{\text{LUMPWAIT}}$  signal drives high after the MPC180 is selected to signal to the MPC8260 the number of wait states that the device needs to perform a given read or write. When the  $\overline{\text{LUMPWAIT}}$  signal is deasserted, the processor completes the transaction. The MPC8260 then drives the  $\overline{\text{PSDVAL}}$  signal low to indicate that valid data is on the bus. If  $\overline{\text{PSDVAL}}$  is driven low during a read cycle, the MPC180 is driving valid data; if  $\overline{\text{PSDVAL}}$  is driven low during a write cycle, the MPC180 has captured valid data

Figure 6 shows a typical read cycle when the MPC180 is interfacing to an MPC8260 and Figure 7 shows a typical write cycle.



Figure 6. MPC8260 Interface: Read Cycle





When the destination or source of a transaction is the input or output FIFO or a register that resides in the external bus interface (ID, IMASK, IBCTL, IBCNT, OBCTL, OBCNT—see the *MPC180 User's Manual* for further details), the transaction occurs in a deterministic number of cycles. Therefore, the **PSDVAL** signal need not be asserted to indicate during which cycle valid data is on the bus.

Figure 8 shows a typical read cycle when the MPC180 is interfacing to an MPC8260 and Figure 9 shows a typical write cycle to the external bus interface.











#### System Timing Analysis

The only supported burst transfers are to the input buffer or from the output buffer when in 8260 mode. The first data transaction in 8260 mode requires two wait states and each subsequent data transaction requires zero wait states.

Figure 10 shows a typical read cycle from the output FIFO and Figure 11 shows a typical write cycle to the input FIFO.





## 7 System Timing Analysis

This section will perform a detailed timing analysis of the MPC180 interface to the MPC850, MPC860 and MPC8260 communication processors. It will describe the methodology to calculate the setup and hold margin, the relative timings of both the MPC180 and the host processor, how to intentionally add clock offset between the processor and MPC180 to maximize timing margin, and finally, how to translate the timing margin into the minimum and maximum length restrictions for use by the PCB layout engineer.



Table 8 defines the terms used in the timing analysis.

#### Table 8. Timing Analysis Terms

| Term                      | Definition                                                                                                                                                                                                                                                                             |
|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| t <sub>period</sub>       | Clock period.                                                                                                                                                                                                                                                                          |
| t <sub>is_receiver</sub>  | Input setup to the receiver. Time that an input must be valid before the rising edge of the clock; specified by the receiver of the signal.                                                                                                                                            |
| t <sub>ih_receiver</sub>  | Input hold to the receiver. Time that an input must remain valid after the rising edge of the clock; specified by the receiver Of the signal.                                                                                                                                          |
| t <sub>oh_source</sub>    | Output hold from the source. Time from the rising edge of the clock until the output becomes invalid; specified by the source of the output signal.                                                                                                                                    |
| t <sub>oa_source</sub>    | Maximum output access time from the source. Time from the rising edge of the clock until the last output becomes valid; specified by the source of the output signal.                                                                                                                  |
| t <sub>clock_skew</sub>   | Clock skew (part to part and cycle to cycle)                                                                                                                                                                                                                                           |
| t <sub>clock_offset</sub> | An intentional offset between the MPC180 clock and the host processor clock. As a convention, the offset will be positive (+) if the MPC180 clock arrives in time before the host processor clock and negative (-) if the MPC180 clock arrives in time after the host processor clock. |

## 7.1 Setup Time Margin and Maximum Propagation delays

The setup margin is defined as the difference between the clock period and the total setup time as shown below:

$$t_{setup\_margin} = t_{period} - t_{setup\_total}$$
 (EQ 1)

The total setup time is the accumulation of the driver's clock to output valid, the receiver's input setup, the clock skew and clock jitter and the offset between the processor and MPC180 clock:

$$t_{setup\_total} = t_{oa\_source} + t_{is\_receiver} + t_{clock\_skew} + t_{clock\_offset}^{1}$$
(EQ 2)

By substituting EQ2 into EQ1, the formula for calculating the setup margin becomes:

$$t_{setup\_margin} = t_{period} - t_{oa\_source} - t_{is\_receiver} - t_{clock\_skew} - t_{clock\_offset}^{1}$$
(EQ 3)

#### NOTE

The value of the clock offset will be positive when the MPC180 is the receiver and the offset will have a net subtractive effect. The value of the clock offset will be negative when the host processor is the receiver and the offset will have a net additive effect.

## 7.2 Hold Time Margin and Minimum Propagation Delays

The hold time margin can be defined as the driver's output hold time, minus the receiver's input hold, minus the clock skew and clock jitter, plus the offset between the processor and MPC180 clock:

$$t_{\text{hold}\_margin} = t_{\text{oh}\_source} - t_{\text{ih}\_receiver} - t_{\text{clock}\_skew} + t_{\text{clock}\_offset}^{1}$$
(EQ 4)



An important note is that the hold time margin is not directly frequency dependent. It will only vary with frequency if the hold time specifications for either the driver or receiver vary with frequency.

#### NOTE

The value of the clock offset will be positive when the MPC180 is the receiver and the offset will have a net additive effect. The value of the clock offset will be negative when the host processor is the receiver and the offset will have a net subtractive effect.

# 7.3 Timing Analysis with the MPC850, MPC860 and MPC8260 without Clock Offset

We will now use the equations that were previously developed to compute the setup and hold time margin for both read and write cycles without clock offsets. The analysis will first look at the MPC180 input setup margin, then the MPC180 input hold margin. Next, the host processor input setup margin will be calculated and finally the hold time to the host processor will be computed. The following assumptions will be used throughout this portion of the analysis:

 $t_{period} = 20$  nS for the MPC850 and MPC860

 $t_{period} = 15 \text{ nS}$  for the MPC8260

 $t_{clock\_skew} = 0.9 \text{ nS}$ 

 $t_{clock offset} = 0.0 \text{ nS}$  for this portion of the analysis

The input setup time margin is calculated for when the host processor is the source of the signal and the MPC180 is the receiver. The results are shown in Table 9.

| Table 9. | MPC180 | Input Setup | o Margin | without | Clock | Offset |
|----------|--------|-------------|----------|---------|-------|--------|
|----------|--------|-------------|----------|---------|-------|--------|

| Signal   | MPC180 Input<br>Setup Time | MCP850<br>Access Time | MPC860<br>Access Time | MPC8260<br>Access Time | Input Setup<br>Margin with<br>MPC850 | Input Setup<br>Margin with<br>MPC860 | Input Setup<br>Margin with<br>MPC8260 |
|----------|----------------------------|-----------------------|-----------------------|------------------------|--------------------------------------|--------------------------------------|---------------------------------------|
| A[18:29] | 1.0 nS                     | 12.0 nS               | 11.75 nS              | 8.0 nS                 | 6.1 nS                               | 6.35 nS                              | 5.1 nS                                |
| ENDIAN   | 1.0 nS                     | 12.0 nS               | 11.75 nS              | 8.0 nS                 | 6.1 nS                               | 6.35 nS                              | 5.1 nS                                |
| D[0:31]  | 1.0 nS                     | 12.0 nS               | 11.75 nS              | 8.0 nS                 | 6.1 nS                               | 6.35 nS                              | 5.1 nS                                |
| CS       | 1.1 nS                     | 13.0 nS               | 11.75 nS              | 6.0 nS                 | 5.0 nS                               | 6.25 nS                              | 7.0 nS                                |
| R/W      | 1.0 nS                     | 12.0 nS               | 11.75 nS              | 6.0 nS                 | 6.1 nS                               | 6.35 nS                              | 7.1 nS                                |
| BURST    | 1.0 nS                     | _                     | _                     | 6.0 nS                 | _                                    | _                                    | 7.1 nS                                |
| TS       | 1.0 nS                     | 12.25 nS              | 11.0 nS               | _                      | 5.85 nS                              | 7.1 nS                               | —                                     |
| PSDVAL   | 1.0 nS                     | —                     | —                     | 10.0 nS                | _                                    | —                                    | 3.1 nS                                |

The input hold time margin will now be calculated for when the host processor is the source of the signal and the MPC180 is the receiver. The results are shown in Table 10.

| Signal   | MPC180 Input<br>Hold Time | MCP850 Hold<br>Time | MPC860 Hold<br>Time | MPC8260<br>Hold Time | Input Hold<br>Margin with<br>MPC850 | Input Hold<br>Margin with<br>MPC860 | Input Hold<br>Margin with<br>MPC8260 |
|----------|---------------------------|---------------------|---------------------|----------------------|-------------------------------------|-------------------------------------|--------------------------------------|
| A[18:29] | 0.6 nS                    | 5.0 nS              | 5.0 nS              | 1.0 nS               | 3.5 nS                              | 3.5 nS                              | -0.5 nS                              |
| ENDIAN   | 0.3 nS                    | 5.0 nS              | 5.0 nS              | 1.0 nS               | 3.8 nS                              | 3.8 nS                              | -0.2 nS                              |
| D[0:31]  | 0.5 nS                    | 5.0 nS              | 5.0 nS              | 1.0 nS               | 3.6 nS                              | 3.6 nS                              | -0.4 nS                              |
| CS       | 0.4 nS                    | 2.0 nS              | 2.0 nS              | 1.0 nS               | 0.7 nS                              | 0.7 nS                              | -0.3 nS                              |
| R/W      | 0.5 nS                    | 5.0 nS              | 5.0 nS              | 1.0 nS               | 3.6 nS                              | 3.6 nS                              | -0.4 nS                              |
| BURST    | 0.3 nS                    | _                   | —                   | 1.0 nS               | —                                   | —                                   | -0.2 nS                              |
| TS       | 0.5 nS                    | 5.0 nS              | 5.0 nS              | —                    | 3.6 nS                              | 3.6 nS                              | —                                    |
| PSDVAL   | 0.3 nS                    | _                   | _                   | 1.0 nS               | —                                   | —                                   | -0.2 nS                              |

| Table 10. | <b>MPC180</b> | Input | Hold | Margin   | without | Clock | Offset |
|-----------|---------------|-------|------|----------|---------|-------|--------|
|           |               | mpar  |      | mai giii | mulout  | 0.000 | 0001   |

The input setup time margin will now be calculated for when the MPC180 is the source of the signal and the host processor is the receiver. The results are shown in Table 11.

 Table 11. Processor Input Setup Margin without Clock Offset

| Signal           | MPC180<br>Access Time | MCP850 Input<br>Setup Time | MPC860 Input<br>Setup Time | MPC8260<br>Input Setup<br>Time | Input Setup<br>Margin to<br>MPC850 | Input Setup<br>Margin to<br>MPC860 | Input Setup<br>Margin to<br>MPC8260 |
|------------------|-----------------------|----------------------------|----------------------------|--------------------------------|------------------------------------|------------------------------------|-------------------------------------|
| D[0:31]          | 8.9 nS                | 6.0 nS                     | 6.0 nS                     | 5.0 nS                         | 4.2 nS                             | 4.2 nS                             | 0.2 nS                              |
| TA /<br>LUPMWAIT | 8.5 nS                | 9.75 nS                    | 9.75 nS                    | 6.0 nS                         | 0.85 nS                            | 0.85 nS                            | -0.4 nS                             |
| DREQx            | 8.3 nS                | —                          | —                          | 5.0 nS                         | —                                  | —                                  | 0.8 nS                              |

The input hold time margin will now be calculated for when the host processor is the source of the signal and the MPC180 is the receiver. The results are shown in Table 12.

Table 12. Processor Input Hold Margin without Clock Offset

| Signal                  | MPC180 Input<br>Hold Time | MCP850 Hold<br>Time | MPC860 Hold<br>Time | MPC8260<br>Hold Time | Input Hold<br>Margin to<br>MPC850 | Input Hold<br>Margin to<br>MPC860 | Input Hold<br>Margin to<br>MPC8260 |
|-------------------------|---------------------------|---------------------|---------------------|----------------------|-----------------------------------|-----------------------------------|------------------------------------|
| D[0:31]                 | 3.7 nS                    | 1.0 nS              | 1.0 nS              | 1.0 nS               | 1.8 nS                            | 1.8 nS                            | 1.8 nS                             |
| <u>ta</u> /<br>Lupmwait | 3.5 nS                    | 1.0 nS              | 1.0 nS              | 1.0 nS               | 1.6 nS                            | 1.6 nS                            | 1.6 nS                             |
| DREQx                   | 3.4 nS                    | —                   | —                   | 1.0 nS               | _                                 | _                                 | 1.5 nS                             |

## 7.4 Timing Analysis with the MPC850, MPC860 and MPC8260 with Clock Offsets

As we can see from the timing margin analysis without clock offsets, the results show that some clock offset is recommended for improved margin, particularly in the interface to the MPC8260. There are two areas where additional margin is needed:

#### **System Timing Analysis**



- 1. Input hold margin to the MPC180. This can be optimized by having the MPC180 clock arrive before the host processor clock.
- 2. Input setup margin to the host processor. This can be optimized by having the MPC180 clock arrive before the host processor clock.

Since the two areas that need optimization require the clock offset to be adjusted in the same direction, the PCB designer can intentionally offset the clock that drives the host processor in reference to the clock that drives the MPC180 to maximize the timing margins. By adjusting the offset such that the clock to the MPC180 arrives in time before the clock to the host processor, the input setup margin to the MPC180 can be exchanged for input hold margin to the MPC180 and input hold margin to the host processor can be exchanged for input setup margin to the host processor.

In choosing the appropriate clock offset, the PCB designers should make appropriate trade-offs in order to balance the margin. In this analysis, 0.55 nS was chosen for the MPC850 and MPC860 in order to balance the Data hold to the host processor with the  $\overline{CS}$  hold to the MPC180. An offset of 1.0 nS was chosen for the MPC8260 interface to balance the Data input hold to the MPC180 with the  $\overline{TA}$  output hold to the MPC8260.

The following clock offsets will now be taken into consideration and the timing analysis will be repeated:

 $t_{clock\_offset} = 055 \text{ nS}$  for the MPC850 and MPC860 (The clock that drives the MPC180 should arrive 0.55 nS in absolute time before the clock that drives the MPC850 and MPC860)

 $t_{clock\_offset} = 1.0 \text{ nS}$  for the MPC8260 (The clock that drives the MPC180 should arrive 1.0 nS in absolute time before the clock that drives the MPC8260)

The input setup time margin is calculated for when the host processor is the source of the signal and the MPC180 is the receiver. The results are shown in Table 13.

| Signal   | MPC180 Input<br>Setup Time | MCP850<br>Access Time | MPC860<br>Access Time | MPC8260<br>Access Time | Input Setup<br>Margin with<br>MPC850 | Input Setup<br>Margin with<br>MPC860 | Input Setup<br>Margin with<br>MPC8260 |
|----------|----------------------------|-----------------------|-----------------------|------------------------|--------------------------------------|--------------------------------------|---------------------------------------|
| A[18:29] | 1.0 nS                     | 12.0 nS               | 11.75 nS              | 8.0 nS                 | 5.55 nS                              | 5.8 nS                               | 4.1 nS                                |
| ENDIAN   | 1.0 nS                     | 12.0 nS               | 11.75 nS              | 8.0 nS                 | 5.55 nS                              | 5.8 nS                               | 4.1 nS                                |
| D[0:31]  | 1.0 nS                     | 12.0 nS               | 11.75 nS              | 8.0 nS                 | 5.55 nS                              | 5.8 nS                               | 4.1 nS                                |
| CS       | 1.1 nS                     | 13.0 nS               | 11.75 nS              | 6.0 nS                 | 4.45 nS                              | 5.7 nS                               | 6.0 nS                                |
| R/W      | 1.0 nS                     | 12.0 nS               | 11.75 nS              | 6.0 nS                 | 5.55 nS                              | 5.8 nS                               | 6.1 nS                                |
| BURST    | 1.0 nS                     | _                     | _                     | 6.0 nS                 | _                                    | _                                    | 6.1 nS                                |
| TS       | 1.0 nS                     | 12.25 nS              | 11.0 nS               | _                      | 5.3 nS                               | 6.55 nS                              | _                                     |
| PSDVAL   | 1.0 nS                     | —                     | —                     | 10.0 nS                | —                                    | —                                    | 2.1 nS                                |

Table 13. MPC180 Input Setup Margin with Clock Offset

The input hold time margin will now be calculated for when the host processor is the source of the signal and the MPC180 is the receiver. The results are shown in Table 14.



| Signal   | MPC180 Input<br>Hold Time | MCP850 Hold<br>Time | MPC860 Hold<br>Time | MPC8260<br>Hold Time | Input Hold<br>Margin with<br>MPC850 | Input Hold<br>Margin with<br>MPC860 | Input Hold<br>Margin with<br>MPC8260 |
|----------|---------------------------|---------------------|---------------------|----------------------|-------------------------------------|-------------------------------------|--------------------------------------|
| A[18:29] | 0.6 nS                    | 5.0 nS              | 5.0 nS              | 1.0 nS               | 4.05 nS                             | 4.05 nS                             | 0.5 nS                               |
| ENDIAN   | 0.3 nS                    | 5.0 nS              | 5.0 nS              | 1.0 nS               | 4.35 nS                             | 4.35 nS                             | 0.8 nS                               |
| D[0:31]  | 0.5 nS                    | 5.0 nS              | 5.0 nS              | 1.0 nS               | 4.15 nS                             | 4.15 nS                             | 0.6 nS                               |
| CS       | 0.4 nS                    | 2.0 nS              | 2.0 nS              | 1.0 nS               | 1.25 nS                             | 1.25 nS                             | 0.7 nS                               |
| R/W      | 0.5 nS                    | 5.0 nS              | 5.0 nS              | 1.0 nS               | 4.15 nS                             | 4.15 nS                             | 0.6 nS                               |
| BURST    | 0.3 nS                    | _                   | _                   | 1.0 nS               | _                                   | _                                   | 0.8 nS                               |
| TS       | 0.5 nS                    | 5.0 nS              | 5.0 nS              | _                    | 4.15 nS                             | 4.15 nS                             | —                                    |
| PSDVAL   | 0.3 nS                    | _                   | —                   | 1.0 nS               | _                                   | _                                   | 0.8 nS                               |

 Table 14. MPC180 Input Hold Margin with Clock Offset

The input setup time margin will now be calculated for when the MPC180 is the source of the signal and the host processor is the receiver. The results are shown in Table 15.

| Signal           | MPC180<br>Access Time | MCP850 Input<br>Setup Time | MPC860 Input<br>Setup Time | MPC8260<br>Input Setup<br>Time | Input Setup<br>Margin to<br>MPC850 | Input Setup<br>Margin to<br>MPC860 | Input Setup<br>Margin to<br>MPC8260 |
|------------------|-----------------------|----------------------------|----------------------------|--------------------------------|------------------------------------|------------------------------------|-------------------------------------|
| D[0:31]          | 8.9 nS                | 6.0 nS                     | 6.0 nS                     | 5.0 nS                         | 4.75 nS                            | 4.75 nS                            | 1.2 nS                              |
| TA /<br>LUPMWAIT | 8.5 nS                | 9.75 nS                    | 9.75 nS                    | 6.0 nS                         | 1.4 nS                             | 1.4 nS                             | 0.6 nS                              |
| DREQx            | 8.3 nS                | —                          | —                          | 5.0 nS                         | —                                  | —                                  | 1.8 nS                              |

The input hold time margin will now be calculated for when the host processor is the source of the signal and the MPC180 is the receiver. The results are shown in Table 16.

Table 16. Processor Input Hold Margin with Clock Offset

| Signal                  | MPC180 Input<br>Hold Time | MCP850 Hold<br>Time | MPC860 Hold<br>Time | MPC8260<br>Hold Time | Input Hold<br>Margin to<br>MPC850 | Input Hold<br>Margin to<br>MPC860 | Input Hold<br>Margin to<br>MPC8260 |
|-------------------------|---------------------------|---------------------|---------------------|----------------------|-----------------------------------|-----------------------------------|------------------------------------|
| D[0:31]                 | 3.7 nS                    | 1.0 nS              | 1.0 nS              | 1.0 nS               | 1.25 nS                           | 1.25 nS                           | 0.8 nS                             |
| <u>ta</u> /<br>Lupmwait | 3.5 nS                    | 1.0 nS              | 1.0 nS              | 1.0 nS               | 1.05 nS                           | 1.05 nS                           | 0.6 nS                             |
| DREQx                   | 3.4 nS                    | _                   | —                   | 1.0 nS               | _                                 | _                                 | 0.5 nS                             |

## 7.5 Calculating PCB Trace Lengths

For all previous analysis, units have been measured in nS. Once the final allowable timing margins are known, these times must be converted to length rules for PCB routing. Due to the various factors affecting the actual propagation delays on a PCB it is highly recommended that a SPICE simulator is used to convert the time delays to length restrictions. However, for those without access to such simulators or for rough

## System Timing Analysis

### Freescale Semiconductor, Inc.



```
Length = (Calculated Delay +/- Load Delay) / PCB Propagation Speed (EQ 5)
```

Load delay = (# of loads) x (capacitance per load (pF)) x (capacitive delay (ps/pF))(EQ 6)

All of the timings used in this analysis are based upon the source driving a 50pF load. If the load that the source drives is greater than 50pF, the additional delay associated with the extra capacitive load should be subtracted from the calculated delay. If the load that the source drives is less than 50pF, the additional margin can be added to the calculated delay. The analysis below assumes that the PCB propagation speed is 180 psec/inch. An approximate capacitive delay value to use is 35ps/pF.

The input setup margin is now translated into a maximum length restriction. The value is calculated for when the host processor is the source of the signal and the MPC180 is the receiver. The value physically represents the maximum distance in inches that should exist between the output pin of the host processor to the input pin of the MPC180. The results are shown in Table 17.

| Signal   | Input Setup Length<br>with MPC850 | Input Setup Length<br>with MPC860 | Input Setup Length<br>with MPC8260 |
|----------|-----------------------------------|-----------------------------------|------------------------------------|
| A[18:29] | 30.8 in                           | 32.2 in                           | 22.7 in                            |
| ENDIAN   | 30.8 in                           | 32.2 in                           | 22.7 in                            |
| D[0:31]  | 30.8 in                           | 32.2 in                           | 22.7 in                            |
| CS       | 24.7 in                           | 31.6 in                           | 33.3 in                            |
| R/W      | 30.8 in                           | 32.2 in                           | 22.7 in                            |
| BURST    | —                                 | _                                 | 33.8 in                            |
| TS       | 29.4 in                           | 36.3 in                           | —                                  |
| PSDVAL   | —                                 | _                                 | 11.6 in                            |

Table 17. Maximum PCB Length Restriction

From the previous section where the timing analysis with clock offset was performed, the results show that all of the input hold margins are positive. The input hold margin defines the minimum propagation length. Positive hold margin translates into negative minimum propagation delay. Since no trace can have negative propagation delay time, the actual hold margin will be the previously calculated hold margin plus the trace delay of the shortest signal in a given signal group. In this analysis, the minimum PCB length restrictions are all zero and are shown in Table 18 for completeness.

Table 18. Minimum PCB Length Restriction

| Signal   | Input Hold Margin<br>with MPC850 | Input Hold Margin<br>with MPC860 | Input Hold Margin<br>with MPC8260 |
|----------|----------------------------------|----------------------------------|-----------------------------------|
| A[18:29] | 0.0 in                           | 0.0 in                           | 0.0 in                            |
| ENDIAN   | 0.0 in                           | 0.0 in                           | 0.0 in                            |
| D[0:31]  | 0.0 in                           | 0.0 in                           | 0.0 in                            |
| CS       | 0.0 in                           | 0.0 in                           | 0.0 in                            |

| Signal        | Input Hold Margin<br>with MPC850 | Input Hold Margin<br>with MPC860 | Input Hold Margin<br>with MPC8260 |
|---------------|----------------------------------|----------------------------------|-----------------------------------|
| R/W           | 0.0 in                           | 0.0 in                           | 0.0 in                            |
| BURST         | _                                | _                                | 0.0 in                            |
| TA / LUPMWAIT | 0.0 in                           | 0.0 in                           | _                                 |
| PSDVAL        | _                                | _                                | 0.0 in                            |

The input setup margin is now translated into a maximum length restriction. The value is calculated for when the MPC180 is the source of the signal and the host processor is the receiver. The value physically represents the maximum distance in inches that should exist between the output pin of the MPC180 to the input pin of the host processor. The results are shown in Table 19.

Table 19. Maximum PCB Length Restriction (50pF load)

| Signal        | Input Setup Margin<br>to MPC850 | Input Setup Margin<br>to MPC860 | Input Setup Margin<br>to MPC8260 |
|---------------|---------------------------------|---------------------------------|----------------------------------|
| D[0:31]       | 26.3 in                         | 26.3 in                         | 6.6 in                           |
| TA / LUPMWAIT | 7.7 in                          | 7.7 in                          | 3.3 in                           |
| DREQx         | —                               | _                               | 10.0 in                          |

This analysis shows that the trace that should be most optimized is the  $\overline{TA}$  path. One note is that this analysis assumes that all sources are driving a 50pF load. Load delay can have a significant impact on timing margin and length restrictions. If this analysis was to assume that the source was to drive a lighter load, the PCB designer would reclaim approximately 1.9 inches per 10pF of loading. The maximum PCB length restrictions are shown in Table 20for a 30pF environment for comparison.

Table 20. Maximum PCB Length Restriction (30pF load)

| Signal        | Input Setup Margin<br>to MPC850 | Input Setup Margin<br>to MPC860 | Input Setup Margin<br>to MPC8260 |
|---------------|---------------------------------|---------------------------------|----------------------------------|
| D[0:31]       | 30.1 in                         | 30.1 in                         | 10.4 in                          |
| TA / LUPMWAIT | 11.5 in                         | 11.5 in                         | 7.1 in                           |
| DREQx         | _                               | _                               | 13.8 in                          |

From the previous section where the timing analysis with clock offset was performed, the results show that all of the input hold margins are positive. The input hold margin defines the minimum propagation length. Positive hold margin translates into negative minimum propagation delay. Since no trace can have negative propagation delay time, the actual hold margin will be the previously calculated hold margin plus the trace delay of the shortest signal in a given signal group. In this analysis, the minimum PCB length restrictions are all zero and are shown in Table 21 for completeness.

| Signal        | Input Hold Margin<br>to MPC850 | Input Hold Margin<br>to MPC860 | Input Hold Margin<br>to MPC8260 |
|---------------|--------------------------------|--------------------------------|---------------------------------|
| D[0:31]       | 0.0 in                         | 0.0 in                         | 0.0 in                          |
| TA / LUPMWAIT | 0.0 in                         | 0.0 in                         | 0.0 in                          |
| DREQx         | —                              | _                              | 0.0 in                          |

Table 21. Minimum PCB Length Restriction

Once the PCB has been routed, the maximum lengths can be compared to the table to determine how much margin was realized. Remember that many factors will affect the conversion from time delay to length restrictions, especially loading and routing topology. Routing topology can also have a serious impact. Once again, due to the various factors affecting the actual propagation delays on a PCB it is highly recommended that a SPICE simulator is used to convert the time delays to length restrictions. This example assumes signals are routed in a manner that effectively achieves incident wave switching.

## 8 Decoupling Recommendations

It is recommended that decoupling capacitors should have a value of  $0.01 \,\mu\text{F}$  or  $0.1 \,\mu\text{F}$ . Only ceramic SMT (surface mount technology) capacitors should be used to minimize lead inductance, preferably 0508 or 0603 orientations where connections are made along the length of the part. Consistent with the recommendations of Dr. Howard Johnson in *High Speed Digital Design: A Handbook of Black Magic* (Prentice Hall, 1993), multiple small capacitors of equal value are recommended over using multiple values of capacitance.

In addition, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the VDD and OVDD planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They should also be connected to the power and ground planes through two vias to minimize inductance. Suggested bulk capacitors: 100-330  $\mu$ F (AVX TPS tantalum or Sanyo OSCON).



G

← F≯

n

70

X

U

L-M N

X = L, M OR N

## 9 Package Description









**Drdering Information** 

## **10 Ordering Information**

Figure 13 provides the Motorola part numbering nomenclature for the MPC180. Each part number contains a revision level. This refers to the die mask revision number and is specified in the part numbering scheme for identification purposes only.



Figure 13. Motorola Part Number Key



**Ordering Information** 



Home Page: www.freescale.com email: support@freescale.com USA/Europe or Locations Not Listed: Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 (800) 521-6274 480-768-2130 support@freescale.com Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH **Technical Information Center** Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064, Japan 0120 191014 +81 2666 8080 support.japan@freescale.com Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. **Technical Information Center** 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 (800) 441-2447 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

