

# SOT2109-1

WLCSP74, wafer level chip scale package, 74 terminals, 0.4 mm pitch, 3.46 mm x 4.675 mm x 0.76 mm body

1 February 2021

Package information

### 1 Package summary

Terminal position code B (bottom)

Package type descriptive code WLCSP74

Package style descriptive code WLCSP (wafer level chip-size package)

Mounting method type S (surface mount)

**Issue date** 07-10-2020

Manufacturer package code 98ASA01658D

Table 1. Package summary

| Parameter                      | Min   | Nom   | Max   | Unit |
|--------------------------------|-------|-------|-------|------|
| package length                 | 3.41  | 3.46  | 3.51  | mm   |
| package width                  | 4.625 | 4.675 | 4.725 | mm   |
| package height                 | -     | 0.76  | 0.795 | mm   |
| nominal pitch                  | -     | 0.4   | -     | mm   |
| actual quantity of termination | -     | 74    | -     |      |



WLCSP74, wafer level chip scale package, 74 terminals, 0.4 mm pitch, 3.46 mm x 4.675 mm x 0.76 mm

## 2 Package outline



WLCSP74, wafer level chip scale package, 74 terminals, 0.4 mm pitch, 3.46 mm x 4.675 mm x 0.76 mm

#### 3 Soldering



WLCSP74, wafer level chip scale package, 74 terminals, 0.4 mm pitch, 3.46 mm x 4.675 mm x 0.76 mm



SOT2109-1

WLCSP74, wafer level chip scale package, 74 terminals, 0.4 mm pitch, 3.46 mm x 4.675 mm x 0.76 mm



WLCSP74, wafer level chip scale package, 74 terminals, 0.4 mm pitch, 3.46 mm x 4.675 mm x 0.76 mm body

FO-WLPBGA74 I/O 4.675 X 3.46 X 0.76 PKG, 0.4 PITCH SOT2109-1 NOTES: 1. ALL DIMENSIONS IN MILLIMETERS. 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. 3. PIN A1 FEATURE SHAPE, SIZE AND LOCATION MAY VARY. MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM C. DATUM C, THE SEATING PLANE, IS DETERMINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS. © NXP B.V. ALL RIGHTS RESERVED DATE: 07 OCT 2020 DRAWING NUMBER: STANDARD: REVISION: MECHANICAL OUTLINE NON JEDEC Α PRINT VERSION NOT TO SCALE 98ASA01658D

SOT2109-1

Figure 5. Package outline note WLCSP74 (SOT2109-1)

WLCSP74, wafer level chip scale package, 74 terminals, 0.4 mm pitch, 3.46 mm x 4.675 mm x 0.76 mm

## 4 Legal information

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including -without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

WLCSP74, wafer level chip scale package, 74 terminals, 0.4 mm pitch, 3.46 mm x 4.675 mm x 0.76 mm body

#### **Contents**

| 1 | Package summary   | 1 |
|---|-------------------|---|
| 2 | Package outline   | 2 |
| 3 | Soldering         | 3 |
| 4 | Legal information |   |