

32-bit Arm<sup>®</sup> Cortex<sup>®</sup>-M0+ microcontroller; up to 64 KB flash and 8 KB SRAM; 12-bit ADC; Comparator; FlexTimers

Rev. 3 — 28 April 2023

**Product data sheet** 

# 1. General description

The LPC86x is an Arm Cortex-M0+ based, low-cost 32-bit MCU family operating at CPU frequencies of up to 60 MHz. The LPC86x supports up to 64 KB of flash memory and 8 KB of SRAM.

The peripheral complement of the LPC86x includes a CRC engine, one I<sup>2</sup>C-bus interface, one I3C-MIPI bus interface, up to three USARTs, up to two SPI interfaces, one multi-rate timer, self-wake-up timer, two FlexTimers (one with full motor control feature), a DMA, one 12-bit ADC, one analog comparator, function-configurable I/O ports through a switch matrix, an input pattern match engine, and up to 54 general-purpose I/O pins.

For additional information related to the LPC86x parts, see Section 4.

# 2. Features and benefits

- System:
  - Arm Cortex-M0+ processor (revision r0p1), running at frequencies of up to 60 MHz with single-cycle multiplier and fast single-cycle I/O port.
  - Arm Cortex-M0+ built-in Nested Vectored Interrupt Controller (NVIC).
  - System tick timer.
  - AHB multilayer matrix.
  - Serial Wire Debug (SWD) with four break points and two watch points. JTAG boundary scan (BSDL) supported only.
- Memory:
  - Up to 64 KB on-chip flash programming memory with 64 Byte page write and erase.
  - Code Read Protection (CRP).
  - Up to 8 KB SRAM consisting of contiguous SRAM banks.
  - Bit-band addressing is supported to permit atomic operations to modify a single bit.
- ROM API support:
  - Boot loader.
  - Supports Flash In-Application Programming (IAP).
  - Supports In-System Programming (ISP) through USART.
  - FRO API.
- Digital peripherals:



- High-speed GPIO interface connected to the Arm Cortex-M0+ I/O bus with up to 54 General-Purpose I/O (GPIO) pins with configurable pull-up/pull-down resistors, programmable open-drain mode, input inverter, and digital filter. GPIO direction control supports independent set/clear/toggle of individual bits. The GPIO pins are tri-state when power is on.
- High-current source output driver (20 mA) on four pins.
- High-current sink driver (20 mA) on two true open-drain pins.
- GPIO interrupt generation capability with a boolean pattern-matching feature on eight GPIO inputs.
- Switch matrix for flexible configuration of each I/O pin function.
- CRC engine.
- DMA with 16 channels and 13 trigger inputs.
- Timers:
  - Two FlexTimers with DMA support and a selection of hardware triggers. The first FlexTimer has six channels and includes support for motor control (including Fault Control). The second FlexTimer has four channels. This timer does not include Fault Control but includes a Quadrature Decoder interface. Both FlexTimers are clocked up to 60 MHz.
  - Four-channel Multi-Rate Timer (MRT) for repetitive interrupt generation at up to four programmable, fixed rates.
  - Self-Wake-up Timer (WKT) clocked from either Free Running Oscillator (FRO), a low-power, low-frequency internal oscillator, or an external clock input in the always-on power domain.
  - Windowed Watchdog timer (WWDT).
- Analog peripherals:
  - One 12-bit ADC with up to 12 input channels with multiple internal and external trigger inputs and with sample rates of up to 1.9 Msamples/s. The ADC supports two independent conversion sequences.
  - Comparator with five input pins and external or internal reference voltage.
- Serial peripherals:
  - Three USART interfaces with pin functions are assigned through the switch matrix, support receives idle interrupt, and two fractional baud rate generators.
  - Two SPI controllers with pin functions are assigned through the switch matrix.
  - One I<sup>2</sup>C-bus interface. I<sup>2</sup>C supports Fast-mode Plus with a 1 Mbit/s data rate on two true open-drain pins and listen mode.
  - One controller/target I3C-MIPI bus interface. The I3C supports DDR. It is supported by the general-purpose DMA controller.
- Clock generation:
  - ♦ Free Running Oscillator (FRO). This oscillator provides selectable 60 MHz, 48 MHz, and 36 MHz outputs that can be used as a system clock. Also, these outputs can be divided down to 30 MHz, 24 MHz, and 18 MHz for the system clock. The FRO is trimmed to ±1 % accuracy over the entire voltage and temperature range of 0 °C to 70 °C.
  - External clock input for clock frequencies of up to 25 MHz.
  - Crystal oscillator with an operating range of 1 MHz to 25 MHz.
  - 1 MHz (<u>+</u>3%) low-power oscillator (LPOSC) can be used as a clock source for the watchdog timer.

- PLL allows CPU operation up to the maximum CPU rate without the need for a high-frequency crystal. May be run from the system oscillator, the external clock input, or the internal FRO.
- Clock output function with a divider that can reflect all internal clock sources.
- Power control:
  - Reduced power modes: sleep mode, deep-sleep mode, power-down mode, and deep power-down mode.
  - Wake up from deep-sleep and power-down modes on activity on USART, SPI, I<sup>2</sup>C, and I3C peripherals.
  - Timer-controlled self wake up from deep power-down mode.
  - Power-On Reset (POR).
  - Brownout detect (BOD).
- Unique device serial number for identification.
- Single power supply (1.8 V to 3.6 V).
- Operating temperature range -40 °C to +105 °C.
- Available in LQFP64, HVQFN48, and HVQFN32 packages.

# 3. Applications

- Sensor gateways
- Industrial
- Gaming controllers
- 8/16-bit applications
- Consumer
- Climate control

- Simple motor control
- Portables and wearables
- Lighting
- Motor control
- Fire and security applications

# 4. Ordering information

#### Table 1.Ordering information

| Type number     | Package |                                                                                                                       |           |  |  |  |  |  |  |
|-----------------|---------|-----------------------------------------------------------------------------------------------------------------------|-----------|--|--|--|--|--|--|
|                 | Name    | Description                                                                                                           | Version   |  |  |  |  |  |  |
| LPC865M201JBD64 | LQFP64  | Plastic low profile quad flat package; 64 leads; body 10× 10 × 1.4 mm                                                 | SOT314-2  |  |  |  |  |  |  |
| LPC865M201JHI48 | HVQFN48 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 48 terminals; body $7 \times 7 \times 0.85$ mm | SOT619-1  |  |  |  |  |  |  |
| LPC865M201JHI33 | HVQFN32 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 32 terminals; body $5 \times 5 \times 0.85$ mm | SOT617-11 |  |  |  |  |  |  |

# 4.1 Ordering options

# Table 2.Ordering options

| Type number     | CPU/MHz | Flash/KB | SRAM/KB | USART | l <sup>2</sup> C | I3C | SPI | GPIO | Package |
|-----------------|---------|----------|---------|-------|------------------|-----|-----|------|---------|
| LPC865M201JBD64 | 60      | 64       | 8       | 3     | 1                | 1   | 2   | 54   | LQFP64  |
| LPC865M201JHI48 | 60      | 64       | 8       | 3     | 1                | 1   | 2   | 42   | HVQFN48 |
| LPC865M201JHI33 | 60      | 64       | 8       | 3     | 1                | 1   | 2   | 29   | HVQFN32 |

# 5. Marking



The LPC86x HVQFN48 package has the following top-side marking:

- First line: 865M201
- Second line: [DBID][ASID]
- Third line:
- Fourth line: xxxyywwx[R]x
  - yyww: Date code with yy= year and ww= week.
  - xR: Boot code version and device revision.

The LPC86x HVQFN32 package has the following top-side marking:

- First line: 865M2
- Second line: [DBSN][ASID]
- Third line: yywwx[R]x
  - yyww: Date code with yy= year and ww= week.
  - xR: Boot code version and device revision.



The LPC86x LQFP64 package has the following top-side marking:

- First line: LPC865M201
- Second line: [DBID][ASID]
- Third line: xxxyywwx[R]x
  - yyww: Date code with yy = year and ww = week.
  - xR = Boot code version and device revision.

#### Table 3.Device revision table

| Revision identifier (R) | Revision description                               |  |  |  |  |
|-------------------------|----------------------------------------------------|--|--|--|--|
| 1A                      | Initial device revision with Boot ROM version 15.0 |  |  |  |  |

**Product data sheet** 

6 of 97

# 6. Block diagram



# 7. Pinning information

# 7.1 Pinning

### 32-bit Arm Cortex-M0+ microcontroller



### 32-bit Arm Cortex-M0+ microcontroller





# 7.2 Pin description

The pin description table shows the pin functions that are fixed to specific pins on each package. See <u>Table 4</u>. These fixed-pin functions are selectable through the switch matrix between GPIO and the comparator, ADC, SWD, RESET, and the XTAL pins. By default, the GPIO function is selected and is in a High-Z state except on pins PIO0\_2, PIO0\_3, and PIO0\_5. JTAG functions are available in boundary scan mode only.

Movable functions for the I<sup>2</sup>C, I3C, USART, SPI, and other peripherals can be assigned through the switch matrix to any pin that is not powered or ground in place of the pin's fixed functions.

FlexTimer functions can be placed on a selection of up to 3 pins through the switch matrix.

The following exceptions apply:

Do not assign more than one output to any pin. However, an output and/or one or more inputs can be assigned to a pin. Once any function is assigned to a pin, the pin's GPIO functionality is disabled.

Pin PIO0\_4 triggers a wake-up from deep power-down mode. If the part must wake up from deep power-down mode via an external pin, do not assign any movable function to this pin.

All information provided in this document is subject to legal disclaimers.

PIO0\_10 and PIO\_11 are high current source pins while PIO0\_2, PIO0\_3, PIO0\_12, and PIO0\_16 are high drive output pins.

The JTAG functions TDO, TDI, TCK, TMS, and  $\overline{\text{TRST}}$  are selected on pins PIO0\_0 to PIO0\_4 by hardware when the part is in boundary scan mode.

Note: The switch matrix allows the I3C to map the IO to all pads. See Table 5 for details.

| Symbol                                 | LQFP64 | HVQFN48 | HVQFN32    |            | Reset<br>state <sup>[1]</sup> | Туре       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                          |                                                                                                                                     |           |   |                                                                            |
|----------------------------------------|--------|---------|------------|------------|-------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------|---|----------------------------------------------------------------------------|
| PIO0_0/ACMP_I1/<br>TDO                 | 48     | 36      | 24         | <u>[2]</u> | I; HI-Z                       | Ю          | <b>PIO0_0 —</b> General-purpose port 0 input/output 0.<br>In boundary scan mode: TDO (Test Data Out).                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                          |                                                                                                                                     |           |   |                                                                            |
|                                        |        |         |            |            |                               | A          | ACMP_I1 — Analog comparator input 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                          |                                                                                                                                     |           |   |                                                                            |
| PIO0_1/ACMP_I2/                        | 32     | 24      | 16         | [2]        | I; HI-Z                       | Ю          | <b>PIO0_1</b> — General-purpose port 0 input/output 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                          |                                                                                                                                     |           |   |                                                                            |
| CLKIN/TDI                              |        |         |            |            |                               |            | In boundary scan mode: TDI (Test Data In).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                          |                                                                                                                                     |           |   |                                                                            |
|                                        |        |         |            |            |                               | A          | ACMP_I2 — Analog comparator input 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                          |                                                                                                                                     |           |   |                                                                            |
|                                        |        |         |            |            |                               | I          | CLKIN — External clock input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                          |                                                                                                                                     |           |   |                                                                            |
| SWDIO/PIO0_2/<br>TMS                   | 14     | 10      | 7 [4]      |            | 7                             | <u>[4]</u> | I; HI-Z IO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                          | <b>SWDIO</b> — Serial Wire Debug I/O. SWDIO is<br>enabled by default on this pin. In boundary scan<br>mode: TMS (Test Mode Select). |           |   |                                                                            |
|                                        |        |         |            |            |                               | I/O        | <b>PIO0_2 —</b> General-purpose port 0 input/output 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                          |                                                                                                                                     |           |   |                                                                            |
| SWCLK/PIO0_3/<br>TCK                   | 12     | 8       | 6 [4] I; I |            | 4] I; HI-Z                    | I; HI-Z    | I; HI-Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | I; HI-Z                                  | I; HI-Z                                                                                                                             | l I; HI-Z | I | <b>SWCLK</b> — Serial Wire Clock. SWCLK is enabled by default on this pin. |
|                                        |        |         |            |            |                               |            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | In boundary scan mode: TCK (Test Clock). |                                                                                                                                     |           |   |                                                                            |
|                                        |        |         |            |            |                               | IO         | <b>PIO0_3</b> — General-purpose port 0 input/output 3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                          |                                                                                                                                     |           |   |                                                                            |
| PIO0_4/ <u>ADC_11/</u><br>TRSTN/WAKEUP | 6      | 6       | 4          | <u>[3]</u> | I; HI-Z                       | Ю          | <b>PIO0_4</b> — General-purpose port 0 input/output 4.<br>In boundary scan mode: TRST (Test Reset).                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                          |                                                                                                                                     |           |   |                                                                            |
|                                        |        |         |            |            |                               |            | This pin triggers a wake-up from deep power-down<br>mode. If the part must wake up from deep<br>power-down mode via the WAKEUP pin, do not<br>assign any movable function to this pin and must be<br>externally pulled HIGH before entering deep<br>power-down mode. A LOW-going pulse as short as<br>50 ns causes the chip to exit deep <u>power-down</u><br>mode and wakes up the part. The WAKEUP pin can<br>be left unconnected or be used <u>as a GPIO</u> or for any<br>movable function if an external WAKEUP function is<br>not needed. |                                          |                                                                                                                                     |           |   |                                                                            |
|                                        |        |         |            |            |                               | А          | ADC_11 — ADC input 11.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                          |                                                                                                                                     |           |   |                                                                            |

| Table 4. | Pin desc | ription |
|----------|----------|---------|
|          |          |         |

| Table 4. | Pin description |
|----------|-----------------|
|----------|-----------------|

| Symbol               | LQFP64 | HVQFN48 | HVQFN32 |                  | Reset<br>state <sup>[1]</sup> | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                 |
|----------------------|--------|---------|---------|------------------|-------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RESET/PIO0_5         | 5      | 5       | 3       | [7]              | I; HI-Z                       | I    | <b>RESET</b> — External reset input: A LOW-going pulse<br>(minimum 20 ns to maximum 50 ns) on this pin<br>resets the device, causing I/O ports and peripherals<br>to take on their default states, and processor<br>execution to begin at address 0.                                                                                                                                                             |                                                                                                                                                                                 |
|                      |        |         |         |                  |                               |      | This pin triggers a wake-up from deep power-down<br>mode. If the part must wake up from deep<br>power-down mode via the RESET pin, do not assign<br>any movable function to this pin and must be<br>externally pulled HIGH before entering deep<br>power-down mode. The RESET pin can be left<br>unconnected or be used as a GPIO or for any<br>movable function if an external RESET function is<br>not needed. |                                                                                                                                                                                 |
|                      |        |         |         |                  |                               | Ю    | <b>PIO0_5</b> — General-purpose port 0 input/output 5.                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                 |
| PIO0_6/ADC_1/        | 46     | 34      | 23      | <u>[10]</u>      | I; HI-Z                       | Ю    | <b>PIO0_6</b> — General-purpose port 0 input/output 6.                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                 |
| ACMPV <sub>REF</sub> |        |         |         |                  |                               | А    | ADC_1 — ADC input 1.                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                 |
|                      |        |         |         |                  |                               | A    | <b>ACMPV<sub>REF</sub></b> — Alternate reference voltage for the analog comparator.                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                 |
| PIO0_7/ADC_0         | 45     | 33      | 22      | [2]              | I; HI-Z                       | Ю    | <b>PIO0_7</b> — General-purpose port 0 input/output 7.                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                 |
|                      |        |         |         |                  |                               | А    | ADC_0 — ADC input 0.                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                 |
| PIO0_8/XTALIN        | 34     | 26      | 18      | <mark>[8]</mark> | I; HI-Z                       | Ю    | <b>PIO0_8</b> — General-purpose port 0 input/output 8.                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                 |
|                      |        |         |         |                  |                               | A    | <b>XTALIN</b> — Input to the oscillator circuit and internal clock generator circuits. Input voltage must not exceed 1.95 V in target mode. See <u>Section 14.2.2</u> "XTAL input".                                                                                                                                                                                                                              |                                                                                                                                                                                 |
| PIO0_9/XTALOUT       | 33     | 25      | 17      | <u>[8]</u>       | I; HI-Z                       | Ю    | <b>PIO0_9</b> — General-purpose port 0 input/output 9.                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                 |
|                      |        |         |         |                  |                               | A    | <b>XTALOUT</b> — Output from the oscillator circuit.                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                 |
| PIO0_10              | 17     | 13      | 9       | <u>[6]</u>       | l; F                          | Ю    | <b>PIO0_10</b> — General-purpose port 0 input/output 10 (open-drain).                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                 |
|                      |        |         |         |                  |                               |      |                                                                                                                                                                                                                                                                                                                                                                                                                  | <b>I2C0_SCL</b> — Open-drain I <sup>2</sup> C-bus clock input/output.<br>High-current sink if I <sup>2</sup> C Fast-mode Plus is selected in<br>the I/O configuration register. |
| PIO0_11              | 16     | 12      | 8       | <u>[6]</u>       | l; F                          | Ю    | <b>PIO0_11 —</b> General-purpose port 0 input/output 11 (open-drain).                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                 |
|                      |        |         |         |                  |                               |      | <b>I2C0_SDA</b> — Open-drain I <sup>2</sup> C-bus data input/output.<br>High-current sink if I <sup>2</sup> C Fast-mode Plus is selected in<br>the I/O configuration register.                                                                                                                                                                                                                                   |                                                                                                                                                                                 |
| PIO0_12              | 4      | 4       | 2       | [4]              | I; HI-Z                       | IO   | <b>PIO0_12</b> — General-purpose port 0 input/output 12.<br>ISP entry pin. A LOW level on this pin during reset<br>starts the ISP command handler.                                                                                                                                                                                                                                                               |                                                                                                                                                                                 |
| PIO0_13/ADC_10       | 2      | 2       | 1       | [2]              | I; HI-Z                       | Ю    | <b>PIO0_13</b> — General-purpose port 0 input/output 13.                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                 |
|                      |        |         |         |                  |                               | А    | ADC_10 — ADC input 10.                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                 |

#### Table 4.Pin description

| Symbol               | LQFP64 | HVQFN48 | HVQFN32 |            | Reset<br>state <sup>[1]</sup> | Туре | Description                                                                                                                                                                                                                                                                                                                                    |
|----------------------|--------|---------|---------|------------|-------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIO0_14/             | 49     | 37      | 25      | [2]        | I; HI-Z                       | Ю    | <b>PIO0_14</b> — General-purpose port 0 input/output 14.                                                                                                                                                                                                                                                                                       |
| ACMP_I3/ADC_2        |        |         |         |            |                               | А    | <b>ACMP_I3</b> — Analog comparator common input 3.                                                                                                                                                                                                                                                                                             |
|                      |        |         |         |            |                               | А    | ADC_2 — ADC input 2.                                                                                                                                                                                                                                                                                                                           |
| PIO0_15              | 30     | 22      | 15      | <u>[5]</u> | I; HI-Z                       | IO   | <b>PIO0_15</b> — General-purpose port 0 input/output 15.                                                                                                                                                                                                                                                                                       |
| PIO0_16              | 19     | 15      | 10      | <u>[4]</u> | I; HI-Z                       | IO   | <b>PIO0_16</b> — General-purpose port 0 input/output 16.                                                                                                                                                                                                                                                                                       |
| PIO0_17/ADC_9        | 63     | 48      | 32      | [2]        | I; HI-Z                       | IO   | <b>PIO0_17 —</b> General-purpose port 0 input/output 17.                                                                                                                                                                                                                                                                                       |
|                      |        |         |         |            |                               | А    | ADC_9 — ADC input 9.                                                                                                                                                                                                                                                                                                                           |
| PIO0_18/ADC_8        | 61     | 47      | 31      | [2]        | I; HI-Z                       | Ю    | <b>PIO0_18</b> — General-purpose port 0 input/output 18.                                                                                                                                                                                                                                                                                       |
|                      |        |         |         |            |                               | А    | ADC_8 — ADC input 8.                                                                                                                                                                                                                                                                                                                           |
| PIO0_19/ADC_7        | 60     | 46      | 30      | [2]        | I; HI-Z                       | Ю    | <b>PIO0_19</b> — General-purpose port 0 input/output 19.                                                                                                                                                                                                                                                                                       |
|                      |        |         |         |            |                               | А    | ADC_7 — ADC input 7.                                                                                                                                                                                                                                                                                                                           |
| PIO0_20/ADC_6        | 58     | 45      | 29      | [2]        | I; HI-Z                       | IO   | <b>PIO0_20</b> — General-purpose port 0 input/output 20.                                                                                                                                                                                                                                                                                       |
|                      |        |         |         |            |                               | А    | ADC_6 — ADC input 6.                                                                                                                                                                                                                                                                                                                           |
| PIO0_21/ADC_5        | 57     | 44      | 28      | [2]        | I; HI-Z                       | Ю    | <b>PIO0_21</b> — General-purpose port 0 input/output 21.                                                                                                                                                                                                                                                                                       |
|                      |        |         |         |            |                               | А    | ADC_5 — ADC input 5.                                                                                                                                                                                                                                                                                                                           |
| PIO0_22/ADC_4        | 55     | 43      | 27      | [2]        | I; HI-Z                       | IO   | <b>PIO0_22</b> — General-purpose port 0 input/output 22.                                                                                                                                                                                                                                                                                       |
|                      |        |         |         |            |                               | А    | ADC_4 — ADC input 4.                                                                                                                                                                                                                                                                                                                           |
| PIO0_23/ADC_3/       | 51     | 39      | 26      | [2]        | I; HI-Z                       | Ю    | <b>PIO0_23</b> — General-purpose port 0 input/output 23.                                                                                                                                                                                                                                                                                       |
| ACMP_I4              |        |         |         |            |                               | А    | ADC_3 — ADC input 3.                                                                                                                                                                                                                                                                                                                           |
|                      |        |         |         |            |                               | А    | <b>ACMP_I4</b> — Analog comparator common input 4.                                                                                                                                                                                                                                                                                             |
| PIO0_24              | 28     | 20      | 14      | [5]        | I; HI-Z                       | Ю    | <b>PIO0_24</b> — General-purpose port 0 input/output 24.                                                                                                                                                                                                                                                                                       |
|                      |        |         |         |            |                               |      | In ISP mode, this is the U0_RXD pin.                                                                                                                                                                                                                                                                                                           |
| PIO0_25              | 27     | 19      | 13      | <u>[5]</u> | I; HI-Z                       | Ю    | <b>PIO0_25</b> — General-purpose port 0 input/output 25.                                                                                                                                                                                                                                                                                       |
|                      |        |         |         |            |                               |      | In ISP mode, this pin is the U0_TXD pin.                                                                                                                                                                                                                                                                                                       |
| PIO0_26              | 23     | 18      | 12      | <u>[5]</u> | I; HI-Z                       | IO   | <b>PIO0_26</b> — General-purpose port 0 input/output 26.                                                                                                                                                                                                                                                                                       |
| PIO0_27              | 21     | 17      | 11      | <u>[5]</u> | I; HI-Z                       | Ю    | <b>PIO0_27</b> — General-purpose port 0 input/output 27.                                                                                                                                                                                                                                                                                       |
| PIO0_28/<br>WKTCLKIN | 10     | 7       | 5       | [3]        | I; HI-Z                       | IO   | <b>PIO0_28</b> — General-purpose port 0 input/output 28.<br>This pin can host an external clock for the<br>self-wake-up timer. To use the pin as a self-wake-up<br>timer clock input, select the external clock in the<br>wake-up timer CTRL register. The external clock<br>input is active in all power modes, including deep<br>power-down. |
| PIO0_29              | 50     | 38      | -       | <u>[5]</u> | I; HI-Z                       | IO   | <b>PIO0_29</b> — General-purpose port 0 input/output 29.                                                                                                                                                                                                                                                                                       |
| PIO0_30/ACMP_I5      | 54     | 42      | -       | <u>[5]</u> | I; HI-Z                       | IO   | <b>PIO0_30</b> — General-purpose port 0 input/output 30.                                                                                                                                                                                                                                                                                       |
|                      |        |         |         |            |                               | А    | <b>ACMP_15</b> — Analog comparator common input 5.                                                                                                                                                                                                                                                                                             |
| PIO0_31              | 13     | 9       | -       | <u>[5]</u> | I; HI-Z                       | Ю    | <b>PIO0_31</b> — General-purpose port 0 input/output 31.                                                                                                                                                                                                                                                                                       |
| PIO1_0               | 15     | 11      | -       | [5]        | I; HI-Z                       | Ю    | <b>PIO1_0</b> — General-purpose port 1 input/output 0.                                                                                                                                                                                                                                                                                         |
| PIO1_1               | 18     | 14      |         | [5]        | I; HI-Z                       | IO   | <b>PIO1_1</b> — General-purpose port 1 input/output 1.                                                                                                                                                                                                                                                                                         |

#### Table 4.Pin description

| Symbol           |         | 8       | 22      |            | Reset                | Туре | Description                                                                    |
|------------------|---------|---------|---------|------------|----------------------|------|--------------------------------------------------------------------------------|
| -                | LQFP64  | HVQFN48 | HVQFN32 |            | state <sup>[1]</sup> |      |                                                                                |
| PIO1_2           | 20      | 16      | -       | <u>[5]</u> | I; HI-Z              | IO   | <b>PIO1_2</b> — General-purpose port 1 input/output 2.                         |
| PIO1_3           | 29      | 21      | -       | <u>[5]</u> | I; HI-Z              | Ю    | <b>PIO1_3 —</b> General-purpose port 1 input/output 3.                         |
| PIO1_4           | 31      | 23      | -       | [5]        | I; HI-Z              | Ю    | <b>PIO1_4</b> — General-purpose port 1 input/output 4.                         |
| PIO1_5           | 35      | 27      | -       | [5]        | I; HI-Z              | Ю    | <b>PIO1_5</b> — General-purpose port 1 input/output 5.                         |
| PIO1_6           | 38      | 28      | -       | [5]        | I; HI-Z              | Ю    | <b>PIO1_6</b> — General-purpose port 1 input/output 6.                         |
| PIO1_7           | 47      | 35      | -       | [5]        | I; HI-Z              | Ю    | <b>PIO1_7</b> — General-purpose port 1 input/output 7.                         |
| PIO1_8           | 1       | 1       | -       | [5]        | I; HI-Z              | Ю    | PIO1_8 — General-purpose port 1 input/output 8.                                |
| PIO1_9           | 3       | 3       | -       | [5]        | I; HI-Z              | IO   | PIO1_9 — General-purpose port 1 input/output 9.                                |
| PIO1_10          | 64      | -       | -       | [5]        | I; HI-Z              | IO   | <b>PIO1_10</b> — General-purpose port 1 input/output 10.                       |
| PIO1_11          | 62      | -       | -       | [5]        | I; HI-Z              | IO   | <b>PIO1_11 —</b> General-purpose port 1 input/output 11.                       |
| PIO1_12          | 9       | -       | -       | [5]        | I; HI-Z              | IO   | PIO1_12 — General-purpose port 1 input/output 12.                              |
| PIO1_13          | 11      | -       | -       | [5]        | I; HI-Z              | IO   | PIO1_13 — General-purpose port 1 input/output 13.                              |
| PIO1_14          | 22      | -       | -       | [5]        | I; HI-Z              | IO   | PIO1_14 — General-purpose port 1 input/output 14.                              |
| PIO1_15          | 24      | -       | -       | [5]        | I; HI-Z              | IO   | PIO1_15 — General-purpose port 1 input/output 15.                              |
| PIO1_16          | 36      | -       | -       | [5]        | I; HI-Z              | Ю    | <b>PIO1_16</b> — General-purpose port 1 input/output 16.                       |
| PIO1_17          | 37      | -       | -       | [5]        | I; HI-Z              | Ю    | <b>PIO1_17</b> — General-purpose port 1 input/output 17.                       |
| PIO1_18          | 43      | -       | -       | [5]        | I; HI-Z              | Ю    | PIO1_18 — General-purpose port 1 input/output 18.                              |
| PIO1_19          | 44      | -       | -       | [5]        | I; HI-Z              | IO   | <b>PIO1_19</b> — General-purpose port 1 input/output 19.                       |
| PIO1_20          | 56      | -       | -       | <u>[5]</u> | I; HI-Z              | IO   | <b>PIO1_20</b> — General-purpose port 1 input/output 20.                       |
| PIO1_21          | 59      | -       | -       | <u>[5]</u> | I; HI-Z              | IO   | PIO1_21 — General-purpose port 1 input/output 21.                              |
| V <sub>DD</sub>  | 7;26;39 | 29      | 19      |            | -                    | -    | Supply voltage for the I/O pad ring and the core voltage regulator.            |
| V <sub>DDA</sub> | 52      | 40      | -       |            |                      |      | Analog supply voltage.                                                         |
| V <sub>SS</sub>  | 8;25;40 | 30      | 33      |            | -                    | -    | Ground.                                                                        |
| V <sub>SSA</sub> | 53      | 41      | -       |            |                      |      | Analog ground.                                                                 |
| VREFN            | 41      | 31      | 20      |            | -                    | -    | ADC negative reference voltage.                                                |
| VREFP            | 42      | 32      | 21      |            | -                    | -    | ADC positive reference voltage. Must be equal or lower than $V_{\text{DDA}}$ . |

[1] Pin state at reset for default function: I = Input; AI = Analog Input; O = Output; PU = internal pull-up enabled (pins pulled up to full V<sub>DD</sub> level); IA = inactive, no pull-up/down enabled; F = floating. For pin states in the different power modes, see Section 14.6 "Pin states in different power modes". For termination on unused pins, see Section 14.5 "Termination of unused pins".

[2] 5 V tolerant pin providing standard digital I/O functions with configurable modes, configurable hysteresis, and analog input. When configured as an analog input, the digital section of the pin is disabled, and the pin is not 5 V tolerant.

[3] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis. This pin is active in deep power-down mode and includes a 20 ns glitch filter (active in all power modes). In deep power-down mode, pulling the WAKEUP pin LOW wakes up the chip. The wake-up pin function can be disabled and the pin can be used for other purposes if the WKT low-power oscillator is enabled for waking up the part from deep power-down mode. See <u>Table 21 "Dynamic characteristics:</u> <u>WKTCLKIN pin"</u> for the WKTCLKIN input.

[4] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis; includes high-current output driver.

[5] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis.

- [6] True open-drain pin. I<sup>2</sup>C-bus pins are compliant with the I<sup>2</sup>C-bus specification for I<sup>2</sup>C standard mode, I<sup>2</sup>C Fast-mode, and I<sup>2</sup>C Fast-mode Plus. Do not use this pad for high-speed applications such as SPI or USART. The pin requires an external pull-up to provide output functionality. When power is switched off, this pin is floating and does not disturb the I2C lines. Open-drain configuration applies to all functions on this pin.
- [7] See Figure 12 for the reset pad configuration. This pin includes a 20 ns glitch filter (active in all power modes). RESET functionality is available in deep power-down mode. Use the WAKEUP pin to reset the chip and wake up from deep power-down mode.
- [8] 5 V tolerant pin providing standard digital I/O functions with configurable modes, configurable hysteresis, and analog I/O for the system oscillator. When configured for XTALIN and XTALOUT, the digital section of the pin is disabled, and the pin is not 5 V tolerant.
- [9] The WKTCLKIN function is enabled in the DPDCTRL register in the PMU. See the LPC86x user manual.
- [10] The digital part of this pin is a 3 V tolerant pin due to special analog functionality. Pin provides standard digital I/O functions with configurable modes, configurable hysteresis, and an analog input. When configured as an analog input, the digital section of the pin is disabled.

| Switch matrix) |      |                                                                     |  |  |  |  |
|----------------|------|---------------------------------------------------------------------|--|--|--|--|
| Function name  | Туре | Description                                                         |  |  |  |  |
| Ux_TXD         | 0    | Transmitter output for USART0 to USART2.                            |  |  |  |  |
| Ux_RXD         | I    | Receiver input for USART0 to USART2.                                |  |  |  |  |
| Ux_RTS         | 0    | Request To Send output for USART0 to USART2.                        |  |  |  |  |
| Ux_CTS         | I    | Clear To Send input for USART0 to USART2.                           |  |  |  |  |
| Ux_SCLK        | I/O  | Serial clock input/output for USART0 to USART2 in synchronous mode. |  |  |  |  |
| SPIx_SCK       | I/O  | Serial clock for SPI0 and SPI1.                                     |  |  |  |  |
| SPIx_MOSI      | I/O  | Controller Out Target In for SPI0 and SPI1.                         |  |  |  |  |
| SPIx_MISO      | I/O  | Controller In Target Out for SPI0 and SPI1.                         |  |  |  |  |
| 1              |      | 1                                                                   |  |  |  |  |

# Table 5. Movable functions (assign to pins PIO0\_0 to PIO0\_31, PIO1\_0 to PIO1\_21 through switch matrix)

# 32-bit Arm Cortex-M0+ microcontroller

| switch matrix) |      |                                           |  |  |  |  |  |
|----------------|------|-------------------------------------------|--|--|--|--|--|
| Function name  | Туре | Description                               |  |  |  |  |  |
| SPIx_SSEL0     | I/O  | Target select 0 for SPI0 and SPI1.        |  |  |  |  |  |
| SPIx_SSEL1     | I/O  | Target select 1 for SPI0 and SPI1.        |  |  |  |  |  |
| SPIx_SSEL2     | I/O  | Target select 2 for SPI0.                 |  |  |  |  |  |
| SPIx_SSEL3     | I/O  | Target select 3 for SPI0.                 |  |  |  |  |  |
| I2Cx_SDA       | I/O  | I <sup>2</sup> C0 bus data input/output.  |  |  |  |  |  |
| I2Cx_SCL       | I/O  | I <sup>2</sup> C0 bus clock input/output. |  |  |  |  |  |
| ACMP_O         | 0    | Analog comparator output.                 |  |  |  |  |  |
| CLKOUT         | 0    | Clock output.                             |  |  |  |  |  |
| GPIO_INT_BMAT  | 0    | Output of the pattern match engine.       |  |  |  |  |  |
| I3C0_SDA       | I/O  | I3C data input/output.                    |  |  |  |  |  |
| I3C0_SCL       | I/O  | I3C clock input/output.                   |  |  |  |  |  |
| I3C0_PUR       | 0    | I3C pull-up resistor control              |  |  |  |  |  |

# Table 5. Movable functions (assign to pins PIO0\_0 to PIO0\_31, PIO1\_0 to PIO1\_21 through switch matrix)

# Table 6. Flextimer pin assignments

| Function name | Туре | Selection 0 | Selection 1 | Selection 2 | Selection 3   |
|---------------|------|-------------|-------------|-------------|---------------|
| FTM0_EXTCLK   | I    | P0_24       | P0_30       | -           | Not connected |
| FTM0_CH0      | I/O  | P0_17       | P1_1        | -           | Not connected |
| FTM0_CH1      | I/O  | P0_18       | P1_2        | P0_16       | Not connected |
| FTM0_CH2      | I/O  | P0_19       | P1_3        | P1_2        | Not connected |
| FTM0_CH3      | I/O  | P0_20       | P1_4        | P0_27       | Not connected |
| FTM0_CH4      | I/O  | P0_21       | P1_5        | P0_25       | Not connected |
| FTM0_CH5      | I/O  | P0_22       | P1_6        | P0_24       | Not connected |
| FTM0_FAULT0   | I    | P0_10       | P1_7        | P0_28       | Not connected |
| FTM0_FAULT1   | I    | P0_11       | P1_12       | P1_3        | Not connected |
| FTM0_FAULT2   | I    | P0_13       | P1_13       | -           | Not connected |
| FTM0_FAULT3   | I    | P0_23       | P1_14       | -           | Not connected |
| FTM1_EXTCLK   | I    | P0_25       | P0_29       | -           | Not connected |
| FTM1_CH0      | I/O  | P0_15       | P1_8        | -           | Not connected |
| FTM1_CH1      | I/O  | P0_16       | P1_9        | -           | Not connected |
| FTM1_CH2      | I/O  | P0_26       | P0_31       | -           | Not connected |
| FTM1_CH3      | I/O  | P0_27       | P1_0        | -           | Not connected |
| FTM1_QD_PHA   | I    | P0_24       | P0_29       | -           | Not connected |
| FTM1_QD_PHB   | I    | P0_25       | P0_30       | -           | Not connected |

# 8. Functional description

# 8.1 Arm Cortex-M0+ core

The Arm Cortex-M0+ core runs at an operating frequency of up to 60 MHz using a two-stage pipeline. The core revision is r0p1.

Integrated in the core are the NVIC and Serial Wire Debug with four breakpoints and two watchpoints. The Arm Cortex-M0+ core supports a single-cycle I/O enabled port for fast GPIO access.

The core includes a single-cycle multiplier and a system tick timer.

## 8.2 On-chip flash program memory

The LPC86x contains up to 64 KB of on-chip flash program memory. The flash memory supports a 64 Byte page size with page write and erase.

## 8.3 On-chip SRAM

The LPC86x contains a total of 8 KB of on-chip static RAM data memory in one block.

A bit-band module is added in series with the AHB matrix to allow atomic read-modify-write operations acting on a single bit.

# 8.4 On-chip ROM

The on-chip ROM contains the bootloader:

- Boot loader.
- Supports Flash In-Application Programming (IAP).
- Supports In-System Programming (ISP) through USART.
- FRO API.

# 8.5 Memory map

The LPC86x incorporates several distinct memory regions. <u>Figure 7</u> shows the overall map of the entire address space from the user program viewpoint following the reset. The interrupt vector area supports address remapping.

The Arm private peripheral bus includes the Arm core registers for controlling the NVIC, the system tick timer (SysTick), and the reduced power modes.

**Product data sheet** 

### 32-bit Arm Cortex-M0+ microcontroller

| Memory space                  |             |       | AHB peripherals    |                             |
|-------------------------------|-------------|-------|--------------------|-----------------------------|
| (reserved)                    | OxFFFF FFFF |       | FlexTimer1         | 0x5000 AFFF                 |
| private peripheral bus        | 0xE010 0000 |       | FlexTimer0         | 0x5000 A000                 |
| (reserved)                    | 0xE000 0000 |       | (reserved)         | 0x5000 9000                 |
| GPIO interrupts               | 0xA000 8000 |       | DMA Controller     | 0x5000 6000                 |
| GPIO                          | 0xA000 4000 |       | CRC Engine         | 0x5000 5000                 |
| (reserved)                    | 0xA000 8000 |       |                    | <b>J</b> 0x5000 4000        |
| АНВ                           | 0x5001 4000 |       |                    |                             |
| peripherals                   | 0x5000 0000 |       | APB peripherals    | <b>-</b> 0x4007 FFFF        |
| (reserved)                    | 0x4008 0000 | 28-31 | (reserved)         | 0x4007 0000                 |
| АРВ                           |             | 27    | UART2              | 0x4006 C000                 |
| peripherals                   | 0x4000 0000 | 26    | UART1              | 0x4006 8000                 |
| (reserved)                    | 0x2400 0000 | 25    | UART0              | 0x4006 4000                 |
| RAM bit band addressing       | 0x2200 0000 | 24    | I3C0               | 0x4006 0000                 |
| (reserved)                    | 0x1000 2000 | 23    | SPI1               | 0x4005 C000                 |
| RAM0                          | 0x1000 0000 | 22    | SPI0               | 0x4005 8000                 |
| (reserved)                    | 0x0F00 2000 | 21    | (reserved)         | 0x4005 4000                 |
| Boot ROM                      | 0x0F00 0000 | 20    | 12C0               | 0x4005 0000                 |
| (reserved)                    | 0x0001 0000 | 19    | (reserved)         | 0x4004 C000                 |
| Flash memory                  |             | 18    | Syscon             | 0x4004 8000                 |
| (up to 64 kB)                 | 0x0000 0000 | 17    | IOCON              | 0x4004 4000                 |
| t                             |             | 16    | Flash controller   | 0x4004 0000                 |
| active inte                   | 0x0000 00C0 | 12-15 | (reserved)         | 0x4003 0000                 |
|                               | 0x0000 0000 | 11    | Input Multiplexing | 0x4002 C000                 |
|                               |             | 10    | (reserved)         | 0x4002 8000                 |
|                               |             | 9     | Analog Comparator  | 0x4002 4000                 |
|                               |             | 8     | PMU                | 0x4002 0000                 |
|                               |             | 7     | ADC                | 0x4002 0000<br>0x4001 C000  |
|                               |             | 4-6   | (reserved)         |                             |
|                               |             | 3     | Switch Matrix      | 0x4001 0000                 |
|                               |             | 2     | Wake-up Timer      | 0x4000 C000                 |
|                               |             | 1     | Multi-Rate Timer   | 0x4000 8000                 |
|                               |             | 0     | Watchdog Timer     | 0x4000 4000                 |
|                               | C           |       |                    | J 0x4000 0000<br>aaa-042448 |
|                               |             |       |                    |                             |
| Fig 7. LPC86x AHB Memory mapp | oing        |       |                    |                             |

#### 32-bit Arm Cortex-M0+ microcontroller

# 8.6 Nested Vectored Interrupt Controller (NVIC)

The Nested Vectored Interrupt Controller (NVIC) is part of the Cortex-M0+. The tight coupling to the CPU allows for low interrupt latency and efficient processing of late-arriving interrupts.

### 8.6.1 Features

- Nested Vectored Interrupt Controller is a part of the Arm Cortex-M0+.
- · Tightly coupled interrupt controller provides low interrupt latency.
- Controls system exceptions and peripheral interrupts.
- Supports 32 vectored interrupts.
- In the LPC86x, the NVIC supports vectored interrupts for each of the peripherals and the eight-pin interrupts.
- Four programmable interrupt priority levels with hardware priority level masking.
- Software interrupt generation using the Arm exceptions SVCall and PendSV.
- Supports NMI.

#### 8.6.2 Interrupt sources

Each peripheral device has at least one interrupt line connected to the NVIC but can have several interrupt flags. Individual interrupt flags can also represent more than one interrupt source.

# 8.7 System tick timer

The Arm Cortex-M0+ includes a 24-bit system tick timer (SysTick) that is intended to generate a dedicated SysTick exception at a fixed time interval (typically 10 ms).

# 8.8 I/O configuration

The IOCON block controls the configuration of the I/O pins. Each digital or mixed digital/analog pin with the PIO0\_n designator (except the true open-drain pins PIO0\_10 and PIO0\_11) in <u>Table 4</u> can be configured as follows:

- Enable or disable the weak internal pull-up and pull-down resistors. After power on, the default state is tri-state.
- Select a pseudo open-drain mode. The input cannot be pulled up above V<sub>DD</sub>. The pins are not 5 V tolerant when V<sub>DD</sub> is grounded.
- Program the input glitch filter with different filter constants using one of the IOCON divided clock signals (IOCONCLKCDIV, see <u>Figure 10 "Clock generation</u>"). You can also bypass the glitch filter.
- Invert the input signal.
- Hysteresis can be enabled or disabled.
- For pins PIO0\_10 and PIO0\_11, select the I<sup>2</sup>C-mode and output driver for standard digital operation, for I<sup>2</sup>C standard and fast modes, or I<sup>2</sup>C Fast mode+.
- The switch matrix setting enables the analog input mode on pins with analog and digital functions. Enabling the analog mode disconnects the digital functionality.

**Remark:** The functionality of each I/O pin is flexible and is determined entirely through the switch matrix. See Section 8.9 for details.

# 8.8.1 Standard I/O pad configuration

Figure 8 shows the possible pin modes for standard I/O pins with analog input function:

- Digital output driver with configurable open-drain output.
- Digital input: Weak pull-up resistor (PMOS device) enabled/disabled.
- Digital input: Weak pull-down resistor (NMOS device) enabled/disabled.
- Digital input: Repeater mode enabled/disabled.
- Digital input: Programmable input digital filter selectable on all pins.
- Analog input: Selected through the switch matrix.



# 8.9 Switch Matrix (SWM)

The switch matrix controls the function of each digital or mixed analog/digital pin in a highly flexible way by allowing it to connect many functions, for example, the USART, SPI, I2C, and I3C functions to any pin that is not power or ground. These functions are called movable functions and are listed in <u>Table 5</u>. FlexTimer functions can be assigned to one of 2 or 3 selectable IO pins. The FlexTimer connections are listed in <u>Table 6</u>.

Functions that need specialized pads like the oscillator pins XTALIN and XTALOUT can be enabled or disabled through the switch matrix. These functions are called fixed-pin functions and cannot move to other pins. The fixed-pin functions are listed in <u>Table 4</u>. If a fixed-pin function is disabled, any other movable function can be assigned to this pin.

# 8.10 Fast General-Purpose parallel I/O (GPIO)

Device pins that are not connected to a specific peripheral function are controlled by the GPIO registers. Pins may be dynamically configured as inputs or outputs. Multiple outputs can be set or cleared in one write operation.

LPC86x use accelerated GPIO functions:

- GPIO registers are on the Arm Cortex-M0+ IO bus for the fastest possible single-cycle I/O timing, allowing GPIO toggling with rates of up to 30 MHz.
- An entire port value can be written in one instruction.
- Mask, set, and clear operations are supported for the entire port.

All GPIO port pins are fixed-pin functions that are enabled or disabled on the pins by the switch matrix. Therefore each GPIO port pin is assigned to one specific pin and cannot be moved to another pin. Except for pins SWDIO/PIO0\_2, SWCLK/PIO0\_3, and RESET/PIO0\_5, the switch matrix enables the GPIO port pin function by default.

#### 8.10.1 Features

- Bit-level port registers allow a single instruction to set and clear any number of bits in one write operation.
- Direction control of individual bits.
- All I/O default to GPIO inputs with internal pull-up resistors enabled after reset except for the I<sup>2</sup>C-bus true open-drain pins PIO0\_10 and PIO0\_11.
- Pull-up/pull-down configuration, repeater, and open-drain modes can be programmed through the IOCON block for each GPIO pin (see Figure 8).
- Direction (input/output) can be set and cleared individually.
- Pin direction bits can be toggled.

# 8.11 Pin interrupt/pattern match engine

The pin interrupt block configures up to eight pins from all digital pins for providing eight external interrupts connected to the NVIC.

The pattern match engine can be used, with software, to create complex state machines based on pin inputs.

Any digital pin, independently of the function selected through the switch matrix, can be configured through the SYSCON block as input to the pin interrupt or pattern match engine. The registers that control the pin interrupt or pattern match engine are on the IO+ bus for fast single-cycle access.

# 8.11.1 Features

- Pin interrupts
  - Up to eight pins can be selected from all digital pins as edge- or level-sensitive interrupt requests. Each request creates a separate interrupt in the NVIC.
  - Edge-sensitive interrupt pins can interrupt on rising or falling edges or both.
  - Level-sensitive interrupt pins can be HIGH- or LOW-active.
  - Pin interrupts can wake up the LPC86x from sleep mode, deep-sleep mode, and power-down mode.
- Pin interrupt pattern match engine
  - Up to eight pins can be selected from all digital pins to contribute to a boolean expression. The boolean expression consists of specified levels and/or transitions on various combinations of these pins.
  - Each minterm (product term) comprising the specified boolean expression can generate its own, dedicated interrupt request.
  - Any occurrence of a pattern match can be also programmed to generate an RXEV notification to the Arm CPU. The RXEV signal can be connected to a pin.
  - The pattern match engine does not facilitate wake-up.

# 8.12 DMA controller

The DMA controller can access all memories and the USART, SPI, I<sup>2</sup>C, and I3C. DMA transfers can also be triggered by internal events like the ADC interrupts, the pin interrupts (PININT0 and PININT1), FlexTimer, DMA requests, and the DMA trigger outputs.

#### 8.12.1 Features

- Sixteen channels with each channel connected to peripheral request inputs.
- DMA operations can be triggered by on-chip events or by two-pin interrupts. Each DMA channel can select one trigger input from 13 sources.
- Priority is user selectable for each channel.
- Continuous priority arbitration.
- Address cache with two entries.
- Efficient use of data bus.
- Supports single transfers up to 1,024 words.
- Address increment options allow packing and/or unpacking data.

PC86y

# 8.12.2 DMA trigger input MUX (TRIGMUX)

Each DMA trigger is connected to a programmable multiplexer which connects the trigger input to one of the multiple trigger sources. Each multiplexer supports the same trigger sources: the ADC sequence interrupts, the FlexTimer DMA request lines and pin interrupts PININT0 and PININT1, and the outputs of the DMA trigger 0 and 1 for chaining DMA triggers.

## 8.13 USART0/1/2

All USART functions are movable functions and are assigned to pins through the switch matrix.

#### 8.13.1 Features

- Maximum bit rates of 1.875 Mbit/s in asynchronous mode and 10 Mbit/s in a synchronous mode for USART functions connected to all digital pins except the open-drain pins.
- 7, 8, or 9 data bits and 1 or 2 stop bits
- Synchronous mode with controller or target operation. Includes data phase selection and continuous clock option.
- Multiprocessor/multidrop (9-bit) mode with software address compare. (RS-485 possible with software address detection and transceiver direction control.)
- · Parity generation and checking: odd, even, or none.
- One transmit and one receive data buffer.
- RTS/CTS for hardware signaling for automatic flow control. Software flow control can be performed using Delta CTS detect, Transmit Disable control, and any GPIO as an RTS output.
- · Received data and status can optionally be read from a single register
- Break generation and detection.
- Receive data is 2 of 3 sample "voting". Status flag set when one sample differs.
- Built-in Baud Rate Generator.
- A fractional rate divider is shared among all UARTs.
- Interrupts available for Receiver Ready, Transmitter Ready, Receiver Idle, change in receiver break detect, Framing error, Parity error, Overrun, Underrun, Delta CTS detect, and receiver sample noise detected.
- Separate data and flow control loopback modes for testing.
- Baud rate clock can also be output in asynchronous mode.
- Receive idle timeout status detect and interrupt supported.

#### 8.14 SPI0/1

All SPI functions are movable functions and are assigned to pins through the switch matrix.

PCXbx

# 8.14.1 Features

- Maximum data rates of up to 30 Mbit/s in controller mode and up to 18 Mbit/s in target mode for SPI functions connected to all digital pins except the open-drain pins.
- Data frames of 1 to 16 bits are supported directly. Larger frames are supported by the software.
- Controller and Target operation.
- Data can be transmitted to a target without the need to read incoming data, which can be useful while setting up an SPI memory.
- Control information can optionally be written along with data, which allows very versatile operation, including "any length" frames.
- One Target Select input/output with selectable polarity and flexible usage.

Remark: Texas Instruments SSI and National Microwire modes are not supported.

# 8.15 I<sup>2</sup>C-bus interface (I<sup>2</sup>C0)

The I<sup>2</sup>C-bus is bidirectional for inter-IC control using only two wires: a serial clock line (SCL) and a serial data line (SDA). Each device is recognized by a unique address and can operate as either a receiver-only device (for example, an LCD driver) or a transmitter with the capability to both receive and send information (such as memory). Transmitters and/or receivers can operate in either controller or target mode, depending on whether the chip has to initiate a data transfer or is only addressed. The I<sup>2</sup>C is a multi-master bus and can be controlled by more than one bus master.

The I<sup>2</sup>C0-bus functions are movable. However, only the true open-drain pins provide the electrical characteristics to support the full I<sup>2</sup>C-bus specification (see Ref. 3).

# 8.15.1 Features

- I<sup>2</sup>C0 supports Fast-mode Plus with data rates of up to 1 Mbit/s in addition to standard and fast modes on two true open-drain pins.
- True open-drain pins provide fail-safe operation: When the power to an I<sup>2</sup>C-bus device is switched off, the SDA and SCL pins connected to the I<sup>2</sup>C0-bus are floating and do not disturb the bus.
- Independent Controller, Target, and Monitor functions.
- Supports both Multi-controller and Multi-controller with Target functions.
- Multiple I<sup>2</sup>C target addresses are supported in hardware.
- One target address can be selectively qualified with a bit mask or an address range in order to respond to multiple I<sup>2</sup>C bus addresses.
- 10-bit addressing supported with software assist.
- Supports SMBus.

#### 8.16 I3C-bus interface (I3C0)

The MIPI Alliance Improved Inter-Integrated Circuit (MIPI I3C) brings major improvements in use and power over I<sup>2</sup>C and provides an alternative to SPI for mid-speed applications.

The I3C bus protocol supports in-band interrupts (interrupts can go from target to controller without extra wires, such that the controller knows which target sent the interrupt), in-band command codes (Common Command Codes (CCC)), dynamic addressing, and multi-master / multi-drop.

Note: FCLK of I3C must < 25 MHz.

#### 8.16.1 Features

- Two-wire multi-drop bus capable of 12.5 MHz clock speeds, with up to 11 devices.
  - Uses standard pads with 4 mA drive
  - Dynamically assigns target addresses, and targets do not require static addresses.
  - However, targets may have an I<sup>2</sup>C static address assigned at start-up, so the target can operate on an I<sup>2</sup>C bus. By default, I3C supports seven-bit I<sup>2</sup>C-style addresses.
  - Allows targets to use the inbound SCL clock as the peripheral clock (instead of the clock from the controller) so devices can have slow or inaccurate clocks internally.
  - Allows simple targets, such as temperature sensors, to have no internal clock.
  - I3C controller supports handoff from Open Drain to Push-Pull mode for ACK to data transfer.
  - Normally the controller terminates the read, but for I3C, the target can also end the read.
- In-Band interrupts (IBI) are allowed, which allow slaves to notify a controller.
  - Can be prioritized. When multiple targets send interrupts to a controller at the same time, the order is resolved.

Dynamic addresses establish the priority of the targets, so the controller controls the priority of the targets. Targets with lower-value dynamic addresses are higher-priority level IBIs.

- Can start interrupts even when the controller is not active on the bus. No free-running clock is needed, but starting an interrupt requires a Bus Available condition.
- Can resolve an initial event via a time-stamping option, not requiring an interrupt.
- Built-in commands are in separate "space," so that these commands do not collide with normal Controller->Target messages.
  - Controls bus behavior, modes and states, low power state, inquiries, and more.
  - Has additional room for new built-in commands to be used by other groups.
- Organized forms of multi-master modes.
  - Secondary controllers, which use clean handoffs between different controllers.
- Hot-join onto the I3C bus allows devices to connect to the bus later than when the bus starts.
  - Enables a device or module to get onto the I3C bus when it wakes up after power-up or was physically inserted onto the I3C bus.
  - Provides a clean method for notification when new devices or modules get onto the I3C bus.
- Can use both I<sup>2</sup>C and I3C buses.

PC86y

- I3C supports specific legacy I<sup>2</sup>C devices on the bus.
- I3C target devices can operate on I<sup>2</sup>C buses.
- Supports bridging to I<sup>2</sup>C, SPI, UART, and other busses.
- Higher data rate modes are available.
  - Has a High Data Rate Double Data Rate (HDR-DDR) mode, which is double the data rate of SDR.
  - Only the controller and the specific target must support the higher data rate. The other targets can ignore it.
- The I3C peripheral supports the full I3C feature set, except for the ternary data rates (HDR-TSP and HDR-TSL) and peer-to-peer messaging, which are not supported.

# 8.17 FlexTimer (FTM0/1)

The FlexTimer module (FTM) is a two-to-eight-channel timer that supports input capture, output compare, and the generation of PWM signals to control electric motor and power management applications. The FTM time reference is a 16-bit counter that can be used as an unsigned or signed counter.

The LPC86x device has two FlexTimers, FTM0 and FTM1. The first FlexTimer (FTM0) provides six channels and includes support for motor control (including Fault Control). The second FlexTimer (FTM1) provides four channels. This timer does not include Fault Control but includes a Quadrature Decoder.

The corresponding FlexTimer trigger signals can be used to start ADC conversion as ADC hardware trigger inputs, see <u>Table 7 "ADC trigger inputs"</u>.

# 8.17.1 Features

- FTM source clock is selectable. The source clock can be the FTM input clock, the fixed frequency clock, or an external clock
- Prescaler divide by 1, 2, 4, 8, 16, 32, 64, or 128
- 16-bit counter
- Each channel can be configured for input capture, output compare, or edge-aligned PWM mode
- Support dead time insertion, and automatic fault protection in PWM mode for FTM0
- Dual edge capture for pulse and period width measurement
- Generation of match triggers
- Up to 4 fault inputs for global fault control
- Configurable polarity of each channel
- Interrupt generation when the counter overflows, fault condition occurs, a register reload point occurs
- Half-cycle and Full-cycle register reload capacity

- · Direct access to input pin states
- Dual edge capture for pulse and period width measurement
- Quadrature decoder with relative position counting, and interrupt on position count or capture of position count on external event
- Dithering capability to simulate fine edge control for both PWM period or PWM duty cycle

# 8.18 Multi-Rate Timer (MRT)

The Multi-Rate Timer (MRT) provides a repetitive interrupt timer with four channels. Each channel can be programmed with an independent time interval, and each channel operates independently from the other channels.

#### 8.18.1 Features

- 31-bit interrupt timer
- Four channels independently counting down from individually set values
- Bus stall, repeat, and one-shot interrupt modes

## 8.19 Windowed WatchDog Timer (WWDT)

The watchdog timer resets the controller if the software fails to service the watchdog timer periodically within a programmable time window.

#### 8.19.1 Features

- Internally resets chip if not periodically reloaded during the programmable time-out period.
- Optional windowed operation requires reload to occur between a minimum and maximum period, both programmable.
- Optional warning interrupt can be generated at a programmable time prior to watchdog time-out.
- Enabled by software but requires a hardware reset or a watchdog reset/interrupt to be disabled.
- Incorrect feed sequence causes reset or interrupt if enabled.
- Flag to indicate watchdog reset.
- Programmable 24-bit timer with internal prescaler.
- Selectable time period from  $(T_{cy(WDCLK)} \times 256 \times 4)$  to  $(T_{cy(WDCLK)} \times 2^{24} \times 4)$  in multiples of  $T_{cy(WDCLK)} \times 4$ .
- The WatchDog Clock (WDCLK) is generated by the low-power oscillator (LPOSC).

# 8.20 Self-Wake-up Timer (WKT)

The self-wake-up timer is a 32-bit, loadable down counter. Writing any non-zero value to this timer automatically enables the counter and launches a count-down sequence. When the counter is used as a wake-up timer, this write can occur prior to entering a reduced power mode.

## 8.20.1 Features

- 32-bit loadable down counter. The Counter starts automatically when a count value is loaded. Time-out generates an interrupt/wake-up request.
- The WKT resides in a separate, always-on power domain.
- The WKT supports three clock sources: an external clock on the WKTCLKIN pin, the low-power oscillator, and the FRO. The low-power oscillator is located in the always-on power domain, so it can be used as the clock source in deep power-down mode.
- The WKT can be used for waking up the part from any reduced power mode, including deep power-down mode, or for general-purpose timing.

# 8.21 Analog comparator (ACMP)

The analog comparator with selectable hysteresis can compare voltage levels on external pins and internal voltages.

After power-up and after switching the input channels of the comparator, the output of the voltage ladder must be allowed to settle to its stable value before it can be used as a comparator reference input. Settling times are given in Table 32.

The analog comparator output is a movable function and is assigned to a pin through the switch matrix. The comparator inputs and the voltage reference are enabled through the switch matrix.



# 8.21.1 Features

- Selectable 0 mV, 10 mV ( $\pm$  5 mV), and 20 mV ( $\pm$  10 mV), 40 mV ( $\pm$  20 mV) input hysteresis.
- Two selectable external voltages (V<sub>DD</sub> or ACMPV<sub>REF</sub>); fully configurable on either positive or negative input channel.
- Internal voltage reference from band gap selectable on either positive or negative input channel.
- 32-stage voltage ladder with the internal reference voltage selectable on either the positive or the negative input channel.
- Voltage ladder source voltage is selectable from an external pin or the main 3.3 V supply voltage rail.
- Voltage ladder can be separately powered down for applications only requiring the comparator function.
- Interrupt output is connected to NVIC.
- Comparator level output is connected to output pin ACMP\_O.
- One comparator output is internally connected to the ADC trigger input multiplexer.

# 8.22 Analog-to-Digital Converter (ADC)

The ADC supports a resolution of 12-bit and fast conversion rates of up to 1.9 MSamples/s. Sequences of analog-to-digital conversions can be triggered by multiple sources. The ADC trigger inputs are listed in the following table.

| Selection | Input source                              |
|-----------|-------------------------------------------|
| 0         | No hardware trigger                       |
| 1         | GPIO_INT0                                 |
| 2         | GPIO_INT1                                 |
| 3         | FTM0_INIT_TRIG ORed with<br>FTM0_EXT_TRIG |
| 4         | FTM1_INIT_TRIG ORed with<br>FTM1_EXT_TRIG |
| 5         | ORed all FTM1_CHn_OUT                     |
| 6         | ACMP0_OUT                                 |
| 7         | GPIOINT_BMATCH                            |
| 8         | ARM_TXEV                                  |

#### Table 7.ADC trigger inputs

The ADC includes a hardware threshold compare function with zero-crossing detection.

**Remark:** For best performance, select VREFP and VREFN at the same voltage levels as  $V_{DD}$  and  $V_{SS}$ . When selecting VREFP and VREFN different from VDD and VSS, ensure that the voltage midpoints are the same:

 $(VREFP-VREFN)/2 + VREFN = V_{DD}/2$ 

#### 8.22.1 Features

• 12-bit successive approximation analog to digital converter.

- 12-bit conversion rate of up to 1.9 MSamples/s.
- Two configurable conversion sequences with independent triggers.
- Optional automatic high/low threshold comparison and zero-crossing detection.
- Power-down mode and low-power operating mode.
- Measurement range VREFN to VREFP (not to exceed V<sub>DD</sub> voltage level).
- Burst conversion mode for single or multiple inputs.
- Hardware calibration mode.

## 8.23 CRC engine

The Cyclic Redundancy Check (CRC) generator with programmable polynomial settings supports several CRC standards commonly used. To save system power and bus bandwidth, the CRC engine supports DMA transfers.

#### 8.23.1 Features

- Supports three common polynomials CRC-CCITT, CRC-16, and CRC-32.
  - CRC-CCITT: x<sup>16</sup> + x<sup>12</sup> + x<sup>5</sup> + 1
  - CRC-16: x<sup>16</sup> + x<sup>15</sup> + x<sup>2</sup> + 1
  - CRC-32:  $x^{32} + x^{26} + x^{23} + x^{22} + x^{16} + x^{12} + x^{11} + x^{10} + x^8 + x^7 + x^5 + x^4 + x^2 + x + 1$
- Bit order reverse and 1's complement programmable setting for input data and CRC sum.
- Programmable seed number setting.
- Supports CPU PIO or DMA back-to-back transfer.
- Accept any size of data width per write: 8, 16 or 32-bit.
  - 8-bit write: 1-cycle operation.
  - 16-bit write: 2-cycle operation (8-bit x 2-cycle).
  - 32-bit write: 4-cycle operation (8-bit x 4-cycle).

# 8.24 Clocking and power control

#### 8.24.1 Crystal and internal oscillators

The LPC86x includes four independent oscillators:

- 1. The crystal oscillator (SysOsc) operating at frequencies between 1 MHz and 25 MHz.
- 2. Free-Running Oscillator.
- 3. Low-Power Oscillator.

Each oscillator can be used for more than one purpose as required in a particular application.

Following reset, the LPC86x operates from the FRO until switched by software allowing the part to run without any external crystal and the bootloader code to operate at a known frequency.

See <u>Figure 10</u> for an overview of the LPC86x clock generation.

## 8.24.1.1 Free Running Oscillator (FRO)

The FRO oscillator provides the default clock at reset and provides a clean system clock shortly after the supply pins reach operating voltage.

- This oscillator provides selectable 36 MHz, 48 MHz, and 60 MHz outputs that can be used as a system clock. Also, these outputs can be divided down to 18 MHz, 24 MHz, and 30 MHz for the system clock.
- The FRO is trimmed to ±1 % accuracy over the entire voltage and temperature range of 0 °C to 70 °C.
- By default, the fro\_oscout is 48 MHz and is divided by 2 to provide a default system (CPU) clock frequency of 24 MHz.

#### 8.24.1.2 Crystal Oscillator (SysOsc)

The crystal oscillator can be used as the clock source for the CPU, with or without using the PLL.

The SysOsc operates at frequencies of 1 MHz to 25 MHz. This frequency can be boosted to a higher frequency, up to the maximum CPU operating frequency, by the system PLL.

#### 8.24.1.3 Low power Oscillator (LPOSC)

The nominal frequency of the LPOSC is programmable at 1 MHz. The frequency spread over silicon process variations is  $\pm$  3%.

The LPOSC is a dedicated oscillator for the windowed WWDT.

The internal low-power 10 kHz ( $\pm$  40% accuracy) oscillator (ULPOSC) serves as the clock input to the WKT. This oscillator can be configured to run in all low-power modes.

## 8.24.2 Clock input

An external clock source can be supplied on the selected CLKIN pin directly to the PLL input. When selecting a clock signal for the CLKIN pin, follow the specifications for digital I/O pins in <u>Table 14 "Static characteristics, supply pins"</u> and <u>Table 20 "Dynamic characteristics: I/O pins<sup>[1]</sup></u>".

An 1.8 V external clock source can be supplied on the XTALIN pins to the system oscillator limiting the voltage of this signal (see <u>Section 14.2 "XTAL oscillator"</u>).

The maximum frequency for both clock signals is 25 MHz.

#### 8.24.3 System PLL

The PLL accepts an input clock frequency in the range of 10 MHz to 25 MHz. The input frequency is multiplied up to a high frequency with a Current Controlled Oscillator (CCO). The multiplier can be an integer value from 1 to 32. The CCO operates in the range of 156 MHz to 320 MHz, so there is an additional divider in the loop to keep the CCO within its frequency range while the PLL is providing the desired output frequency. The output divider may be set to divide by 2, 4, 8, or 16 to produce the output clock. Since the minimum output divider value is 2, it is insured that the PLL output has a 50 % duty cycle. The PLL is turned off and bypassed following a chip reset and may be enabled by software. The program must configure and activate the PLL, wait for the PLL to lock, and then connect to the PLL as a clock source. The PLL settling time is nominally 100  $\mu$ s.

I PC86x

# 8.24.4 Clock output

The LPC86x features a clock output function that routes the FRO, the main clock to the CLKOUT function. The CLKOUT function can be connected to any digital pin through the switch matrix.



## 32-bit Arm Cortex-M0+ microcontroller

I\_PC86x



#### [1] FCLK of I3C must < 25MHz

| LPC86x                                |  |
|---------------------------------------|--|
| 32-bit Arm Cortex-M0+ microcontroller |  |

| Name         | Description                                                                                                                                                    |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| sys_osc_clk  | This is the internal clock that comes from external crystal oscillator through dedicated pins.                                                                 |
| frg_clk      | The output of the Fractional Rate Generator. The FRG and its source selection are shown in Figure 11 <u>"Clock generation (continued)"</u> .                   |
| fro          | The output of the currently selected on-chip FRO oscillator. See UM11029 User manual.                                                                          |
| fro_div      | The FRO output. This may be either 15 Hz, 12 MHz, or 9 MHz. See UM11029 User manual.                                                                           |
| main_clk     | The main clock is used by the CPU and AHB bus, and potentially many others. The main clock and its source selection are shown in Figure 10 "Clock generation". |
| "none"       | A tied-off source should be selected to save power when the output of the related multiplexer is not used.                                                     |
| sys_pll0_clk | The output of the System PLL. The System PLL and its source selection are shown in Figure 10 "Clock generation".                                               |
| lp_osc_clk   | The output of the low-power oscillator, which has a selectable target frequency. It must also be enabled in the PDRINCFG0 register. See UM11607 User manual.   |
| xtalin       | Input of the main oscillator. If used, this is connected to an external crystal and load capacitor.                                                            |
| xtalout      | Output of the main oscillator. If used, this is connected to an external crystal and load capacitor.                                                           |
| clk_in       | This is the internal clock that comes from the main CLK_IN pin function. Connect that function to the pin by selecting it in the IOCON block.                  |
| external_clk | This is the internal clock that comes from the external crystal oscillator or the CLK_IN pin.                                                                  |
| extclk       | FlexTimer external clock coming from FTM0_EXTCLK or FTM1_EXTCLK.                                                                                               |

#### Table 8. Clocking diagram signal name descriptions

## 8.24.5 Power control

The LPC86x supports the Arm Cortex-M0+ sleep mode. The CPU clock rate may also be controlled as needed by changing clock sources, reconfiguring PLL values, and/or altering the CPU clock divider value. This allows a trade-off of power versus processing speed based on application requirements. In addition, a register is provided for shutting down the clocks to individual on-chip peripherals, allowing to fine-tune power consumption by eliminating all dynamic power use in any peripherals that are not required for the application. Selected peripherals have their own clock divider which provides even better power control.

#### 8.24.5.1 Sleep mode

When sleep mode is entered, the clock to the core is stopped. Resumption from the sleep mode does not need any special sequence but re-enabling the clock to the Arm core.

In sleep mode, the execution of instructions is suspended until either a reset or interrupt occurs. Peripheral functions continue operation during sleep mode and may generate interrupts to cause the processor to resume execution. sleep mode eliminates dynamic power used by the processor itself, memory systems and related controllers and internal buses.

#### 8.24.5.2 Deep-sleep mode

In deep-sleep mode, the LPC86x core is in sleep mode and all peripheral clocks and all clock sources are off except for the FRO or low-power oscillator if selected. The FRO output is disabled. In addition, all analog blocks are shut down and the flash is in standby mode. In deep-sleep mode, the application can keep the low-power oscillator and the BOD circuit running for self-timed wake-up and BOD protection.

The LPC86x can wake up from deep-sleep mode via a reset, digital pins selected as inputs to the pin interrupt block, a watchdog timer interrupt, or an interrupt from the USART (if the USART is configured in synchronous target mode), the SPI, or the I<sup>2</sup>C blocks (in target mode).

Any interrupt used for waking up from deep-sleep mode must be enabled in one of the SYSCON wake-up enable registers and the NVIC.

Deep-sleep mode saves power and allows for short wake-up times.

#### 8.24.5.3 Power-down mode

In power-down mode, the LPC86x is in sleep mode and all peripheral clocks and all clock sources are off except for low-power oscillator if selected. In addition, all analog blocks and the flash are shut down. In power-down mode, the application can keep the low-power oscillator and the BOD circuit running for self-timed wake-up and BOD protection.

The LPC86x can wake up from power-down mode via a reset, digital pins selected as inputs to the pin interrupt block, a watchdog timer interrupt, or an interrupt from the USART (if the USART is configured in synchronous target mode), the SPI, or the I<sup>2</sup>C blocks (in target mode).

Any interrupt used for waking up from power-down mode must be enabled in one of the SYSCON wake-up enable registers and the NVIC.

Power-down mode reduces power consumption compared to deep-sleep mode at the expense of longer wake-up times.

#### 8.24.5.4 Deep power-down mode

In deep power-down mode, power is shut off to the entire chip except for the WAKEUP pin and the self-wake-up timer. The LPC86x can wake up from deep power-down mode via the WAKEUP pin, RESET pin, or without an external signal by using the time-out of the self-wake-up timer (see Section 8.20).

The LPC86x can be prevented from entering deep power-down mode by setting a lock bit in the PMU block. Locking out deep power-down mode enables the application to keep the watchdog timer or the BOD running at all times.

If the part must wake up from deep power-down mode via the WAKEUP pin or RESET pin, do not assign any movable function to this pin, and must be externally pulled HIGH before entering deep power-down mode.

| Peripheral | Sleep mode            | Deep-sleep<br>mode       | Power-down<br>mode       | Deep power-down<br>mode |
|------------|-----------------------|--------------------------|--------------------------|-------------------------|
| FRO        | software configurable | on                       | off                      | off                     |
| FRO output | software configurable | off                      | off                      | off                     |
| Flash      | software configurable | on                       | off                      | off                     |
| BOD        | software configurable | software<br>configurable | software<br>configurable | off                     |
| PLL        | software configurable | off                      | off                      | off                     |
| SysOsc     | software configurable | off                      | off                      | off                     |

#### Table 9. Peripheral configuration in reduced power modes

LPC86x

| Peripheral          | Sleep mode            | Deep-sleep<br>mode       | Power-down<br>mode       | Deep power-down<br>mode |
|---------------------|-----------------------|--------------------------|--------------------------|-------------------------|
| LPOSC               | software configurable | software<br>configurable | software<br>configurable | off                     |
| Digital peripherals | software configurable | off                      | off                      | off                     |
| WKT                 | software configurable | software<br>configurable | software<br>configurable | software configurable   |
| ADC                 | software configurable | off                      | off                      | off                     |
| Comparator          | software configurable | off                      | off                      | off                     |

## Table 9. Peripheral configuration in reduced power modes

| power mode      | Wake-up source                           | Conditions                                                                                                                          |
|-----------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| Sleep           | Any interrupt                            | Enable interrupt in NVIC.                                                                                                           |
|                 | RESET pin PIO0_5                         | Enable the reset function in the PINENABLE0 register via switch matrix.                                                             |
| Deep-sleep and  | Pin interrupts                           | Enable pin interrupts in NVIC and STARTERP0 registers.                                                                              |
| power-down      | BOD interrupt                            | <ul> <li>Enable interrupt in NVIC and STARTERP1 registers.</li> </ul>                                                               |
|                 |                                          | Enable interrupt in BODCTRL register.                                                                                               |
|                 |                                          | <ul> <li>BOD powered in PDSLEEPCFG register.</li> </ul>                                                                             |
|                 | BOD reset                                | Enable reset in BODCTRL register.                                                                                                   |
|                 |                                          | <ul> <li>BOD powered in PDSLEEPCFG register.</li> </ul>                                                                             |
|                 | WWDT interrupt                           | <ul> <li>Enable interrupt in NVIC and STARTERP1 registers.</li> </ul>                                                               |
|                 |                                          | <ul> <li>WWDT running. Enable WWDT in WWDT MOD register and feed.</li> </ul>                                                        |
|                 |                                          | <ul> <li>Enable interrupt in WWDT MOD register.</li> </ul>                                                                          |
|                 |                                          | <ul> <li>LPOSC powered in PDSLEEPCFG register.</li> </ul>                                                                           |
|                 | WWDT reset                               | WWDT running.                                                                                                                       |
|                 |                                          | <ul> <li>Enable reset in WWDT MOD register.</li> </ul>                                                                              |
|                 |                                          | <ul> <li>LPOSC powered in PDSLEEPCFG register.</li> </ul>                                                                           |
|                 | Self-Wake-up Timer                       | <ul> <li>Enable interrupt in NVIC and STARTERP1 registers.</li> </ul>                                                               |
|                 | (WKT) time-out                           | Enable low-power oscillator in the DPDCTRL register in the PCON block.                                                              |
|                 |                                          | <ul> <li>Select low-power clock for WKT clock in the WKT CTRL register.</li> </ul>                                                  |
|                 |                                          | • Start the WKT by writing a time-out value to the WKT COUNT register.                                                              |
|                 | Interrupt from                           | <ul> <li>Enable interrupt in NVIC and STARTERP1 registers.</li> </ul>                                                               |
|                 | USART/SPI/I <sup>2</sup> C<br>peripheral | <ul> <li>Enable USART/I<sup>2</sup>C/SPI interrupts.</li> </ul>                                                                     |
|                 | periprierai                              | <ul> <li>Provide an external clock signal to the peripheral.</li> </ul>                                                             |
|                 |                                          | <ul> <li>Configure the USART in synchronous target mode and I<sup>2</sup>C and SPI in<br/>target mode.</li> </ul>                   |
|                 | RESET pin PIO0_5                         | Enable the reset function in the PINENABLE0 register via switch matrix.                                                             |
| Deep power-down | WAKEUP pin PIO0_4                        | Enable the WAKEUP function in the DPDCTRL register in the PMU.                                                                      |
|                 | RESET pin PIO0_5                         | Enable the reset function in the DPDCTRL register in the PMU to allow wake-up in deep power-down mode.                              |
|                 | WKT time-out                             | • Enable the low-power oscillator in the DPDCTRL register in the PMU.                                                               |
|                 |                                          | <ul> <li>Enable the low-power oscillator to keep running in deep power-down mode<br/>in the DPDCTRL register in the PMU.</li> </ul> |
|                 |                                          | Select low-power clock for WKT clock in the WKT CTRL register.                                                                      |
|                 |                                          | <ul> <li>Start WKT by writing a time-out value to the WKT COUNT register.</li> </ul>                                                |

## Table 10. Wake-up sources for reduced power modes

## 8.24.6 Wake-up process

The LPC86x begin operation at power-up by using the FRO as the clock source allowing chip operation to resume quickly. If the SysOsc, the external clock source, or the PLL are needed by the application, the software must enable these features and wait for them to stabilize before they are used as a clock source.

## 8.25 System control

## 8.25.1 Reset

Reset has four sources on the LPC86x: the RESET pin, the Watchdog reset, power-on reset (POR), and the BrownOut Detection (BOD) circuit. The RESET pin is a Schmitt trigger input pin. Assertion of chip reset by any source, once the operating voltage attains a usable level, starts the FRO and initializes the flash controller.

A LOW-going pulse as short as 50 ns resets the part.

When the internal Reset is removed, the processor begins executing at address 0, which is initially the Reset vector mapped from the boot block. At that point, all of the processor and peripheral registers have been initialized to predetermined values.



In deep power-down mode, an external pull-up resistor is required on the RESET pin.

## 8.25.2 Brownout detection

The LPC86x includes up to four levels for monitoring the voltage on the  $V_{DD}$  pin. If this voltage falls below one of the selected levels, the BOD asserts an interrupt signal to the NVIC. This signal can be enabled for interrupt in the Interrupt Enable Register in the NVIC to cause a CPU interrupt. Alternatively, the software can monitor the signal by reading a dedicated status register. Four threshold levels can be selected to cause a forced reset of the chip. BOD is enabled by default and reset level 0 is default.

## 8.25.3 Code Read Protection - CRP

CRP provides different levels of security in the system so that access to the on-chip flash and use of the Serial Wire Debugger (SWD) and In-System Programming (ISP) can be restricted. Programming a specific pattern into a dedicated flash location invokes CRP. IAP commands are not affected by the CRP.

In addition, ISP entry via the ISP entry pin can be disabled without enabling CRP. For details, see the *LPC86x user manual*.

There are three levels of Code Read Protection:

- 1. CRP1 disables access to the chip via the SWD and allows partial flash update (excluding flash sector 0) using a limited set of ISP commands. This mode is useful when CRP is required and flash field updates are needed but all sectors cannot be erased.
- 2. CRP2 disables access to the chip via the SWD and only allows full flash erase and update using a reduced set of the ISP commands.
- 3. Running an application with level CRP3 selected, fully disables any access to the chip via the SWD pins and ISP. This mode effectively disables ISP override using the ISP entry pin as well. If necessary, the application must provide a flash update mechanism using IAP calls or using a call to reinvoke ISP command to enable flash update via the USART.

#### CAUTION



If level three Code Read Protection (CRP3) is selected, no future factory testing can be performed on the device.

In addition to the three CRP levels, sampling of the ISP entry pin for valid user code can be disabled. For details, see the *LPC86x user manual*.

## 8.25.4 APB interface

The APB peripherals are located on one APB bus.

#### 8.25.5 AHBLite

The AHBLite connects the CPU bus of the Arm Cortex-M0+ to the flash memory, the main static RAM, the CRC, the DMA, the ROM, and the APB peripherals.

## 8.26 Emulation and debugging

Debug functions are integrated into the Arm Cortex-M0+. Serial wire debug functions are supported in addition to a standard JTAG boundary scan. The Arm Cortex-M0+ is configured to support up to four breakpoints and two watch points.

The RESET pin selects between the JTAG boundary scan ( $\overline{RESET}$  = LOW) and the Arm SWD debug ( $\overline{RESET}$  = HIGH). The Arm SWD debug port is disabled while the LPC86x is in reset. The JTAG boundary scan pins are selected by hardware when the part is in boundary scan mode (see Table 4 "Pin description").

To perform boundary scan testing, follow these steps:

- 1. Erase any user code residing in Flash.
- 2. Power up the part with the  $\overline{\text{RESET}}$  pin pulled HIGH externally.
- 3. Wait for at least 250  $\mu$ s.
- 4. Pull the RESET pin LOW externally.
- 5. Perform boundary scan operations.
- 6. Once the boundary scan operations are completed, assert the TRST pin to enable the SWD debug mode, and release the RESET pin (pull HIGH).

**Remark:** The JTAG interface cannot be used for debug purposes.

# 9. Limiting values

| Symbol                 | Parameter                               | Conditions                                                                                  |                      | Min  | Max             | Unit |
|------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------|----------------------|------|-----------------|------|
| V <sub>DD</sub>        | supply voltage (core and external rail) |                                                                                             | [2]                  | -0.5 | +4.6            | V    |
| V <sub>DDA</sub>       | Analog supply voltage                   | on pin VDDA                                                                                 |                      | -0.5 | +4.6            | V    |
| V <sub>ref</sub>       | reference voltage                       | on pin VREFP                                                                                |                      | -0.5 | V <sub>DD</sub> | V    |
| VI                     | input voltage                           | 5 V tolerant I/O pins; $V_{DD} \ge 1.8 \text{ V}$                                           | [3][4]               | -0.5 | +5.5            | V    |
|                        |                                         | on I2C open-drain pins                                                                      | [5]                  | -0.5 | +5.5            | V    |
| V <sub>IA</sub>        | analog input voltage                    | on digital pins configured for an analog function                                           | <u>[6][7]</u><br>[8] | -0.5 | +4.6            | V    |
| V <sub>i(xtal)</sub>   | crystal input voltage                   |                                                                                             | [2]                  | -0.5 | +2.5            | V    |
| I <sub>DD</sub>        | supply current                          | per supply pin (LQFP64)                                                                     |                      | -    | 100             | mA   |
|                        |                                         | per supply pin (HVQFN48)                                                                    |                      | -    | 75              |      |
|                        |                                         | per supply pin (HVQFN32)                                                                    |                      |      | 50              |      |
| I <sub>SS</sub>        | ground current                          | per ground pin (LQFP64);                                                                    |                      | -    | 100             | mA   |
|                        |                                         | per ground pin (HVQFN48)                                                                    |                      | -    | 75              |      |
|                        |                                         | per ground pin (HVQFN32)                                                                    |                      |      | 100             |      |
| I <sub>latch</sub>     | I/O latch-up current                    | –(0.5V <sub>DD</sub> ) < V <sub>I</sub> < (1.5V <sub>DD</sub> );<br>T <sub>i</sub> < 125 °C |                      | -    | 100             | mA   |
| T <sub>stg</sub>       | storage temperature                     |                                                                                             | [9]                  | -65  | +150            | °C   |
| T <sub>j(max)</sub>    | maximum junction temperature            |                                                                                             |                      | -    | 150             | °C   |
| P <sub>tot(pack)</sub> | total power dissipation (per package)   | LQFP64, based on package heat<br>transfer, not device power<br>consumption                  | [11]                 | -    | 0.66            | W    |
|                        |                                         | LQFP64, based on package heat<br>transfer, not device power<br>consumption                  | [12]                 | -    | 0.48            | W    |
|                        |                                         | HVQFN48, based on package<br>heat transfer, not device power<br>consumption                 | [11]                 | -    | 1.12            | W    |
|                        |                                         | HVQFN48, based on package<br>heat transfer, not device power<br>consumption                 | [12]                 | -    | 0.46            | W    |
|                        |                                         | HVQFN32, based on package<br>heat transfer, not device power<br>consumption                 | [11]                 |      | 0.98            | W    |
|                        |                                         | HVQFN32, based on package<br>heat transfer, not device power<br>consumption                 | [12]                 |      | 0.34            | W    |
| V <sub>esd</sub>       | electrostatic discharge voltage         | human body model; all pins                                                                  |                      | -    | 2000            | V    |

[1] The following applies to the limiting values:

- a) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum.
- b) Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted.
- [2] Maximum/minimum voltage above the maximum operating voltage (see <u>Table 14</u>) and below ground that can be applied for a short time (< 10 ms) to a device without leading to irrecoverable failure. Failure includes the loss of reliability and shorter lifetime of the device.
- [3] Applies to all 5 V tolerant I/O pins except true open-drain pins PIO0\_10 and PIO0\_11 and except the 3 V tolerant pin PIO0\_6.
- [4] Including the voltage on outputs in 3-state mode.
- [5]  $V_{DD}$  present or not present. Compliant with the I<sup>2</sup>C-bus standard. 5.5 V can be applied to this pin when  $V_{DD}$  is powered down.
- [6] An ADC input voltage above 3.6 V can be applied for a short time without leading to immediate, unrecoverable failure. Accumulated exposure to elevated voltages at 4.6 V must be less than 10<sup>6</sup> s total over the lifetime of the device. Applying an elevated voltage to the ADC inputs for a long time affects the reliability of the device and reduces its lifetime.
- [7] If the comparator is configured with the common mode input  $V_{IC} = V_{DD}$ , the other comparator input can be up to 0.2 V above or below  $V_{DD}$  without affecting the hysteresis range of the comparator function.
- [8] It is recommended to connect an overvoltage protection diode between the analog input pin and the voltage supply pin.
- [9] Dependent on package type.
- [10] Human body model: equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  series resistor.
- [11] JEDEC (4.5 in  $\times$  4 in); still air.
- [12] Single layer (4.5 in  $\times$  3 in); still air.

(1)

# **10. Thermal characteristics**

The average chip junction temperature,  $T_j$  (°C), can be calculated using the following equation:

$$T_i = T_{amb} + (P_D \times R_{th(i-a)})$$

- T<sub>amb</sub> = ambient temperature (°C)
- R<sub>th(j-a)</sub> = the package junction-to-ambient thermal resistance (°C/W)
- P<sub>D</sub> = sum of internal and I/O power dissipation

The internal power dissipation is the product of  $I_{DD}$  and  $V_{DD}$ . The I/O power dissipation of the I/O pins is often small and many times can be negligible. However, it can be significant in some applications.

#### Table 11. Thermal resistance

| Symbol                | Parameter                                                                    | Board Type     | Value | Unit |
|-----------------------|------------------------------------------------------------------------------|----------------|-------|------|
| LQFP64                | package                                                                      |                | i     | I    |
| $R_{\theta J A}$      | Junction to Ambient Thermal Resistance <sup>[1]</sup>                        | JESD51-7, 2s2p | 40    | °C/W |
| $R_{	extsf{	heta}JC}$ | Junction to Case (Top) Thermal Resistance[3]                                 | JESD51-7, 1s   | 17    | °C/W |
| $\Psi_{	extsf{T}}$    | Junction-to-Top of Package Thermal Characterization Parameter <sup>[1]</sup> | JESD51-7, 2s2p | 0.4   | °C/W |
| HVQFN4                | 8 package                                                                    |                | i     | L    |
| $R_{\theta JA}$       | Junction to Ambient Thermal Resistance <sup>[1]</sup>                        | JESD51-7, 2s2p | 27    | °C/W |
| R <sub>θJC</sub>      | Junction to Case (Bottom) Thermal Resistance <sup>[4]</sup>                  | JESD51-7, 1s   | 2.4   | °C/W |
| $\Psi_{	extsf{TL}}$   | Junction-to-Top of Package Thermal Characterization Parameter <sup>[1]</sup> | JESD51-7, 2s2p | 0.2   | °C/W |
| HVQFN3                | 2 package                                                                    |                |       | I    |
| $R_{\theta JA}$       | Junction to Ambient Thermal Resistance <sup>[1]</sup>                        | JESD51-7, 2s2p | 31    | °C/W |
| R <sub>θJC</sub>      | Junction to Case (Bottom) Thermal Resistance <sup>[4]</sup>                  | JESD51-7, 1s   | 2.0   | °C/W |
| $\Psi_{	extsf{TL}}$   | Junction-to-Top of Package Thermal Characterization Parameter <sup>[1]</sup> | JESD51-7, 2s2p | 0.3   | °C/W |

[1] Determined in accordance with JEDEC JESD51-2A natural convection environment. Thermal resistance data in this report is solely for a thermal performance comparison of one package to another in a standardized specified environment. It is not meant to predict the performance of a package in an application-specific environment.

- [2] Thermal test board meets JEDEC specifications for this package (JESD51-7).
- [3] Junction-to-Case thermal resistance determined using an isothermal cold plate. Case temperature refers to the mold surface temperature at the package's top side dead center.
- [4] Junction-to-Case (bottom) thermal resistance determined using an isothermal cold plate. Case temperature refers to the package's bottom surface temperature.

# **11. Static characteristics**

## **11.1 General operating conditions**

#### Table 12. General operating conditions

 $T_{amb}$  = -40 °C to +105 °C, unless otherwise specified.

| Symbol               | Parameter                      | Conditions                             |     | Min  | Typ <mark>[1]</mark> | Max              | Unit |
|----------------------|--------------------------------|----------------------------------------|-----|------|----------------------|------------------|------|
| f <sub>clk</sub>     | clock frequency                | internal CPU/system clock              |     | -    | -                    | 60               | MHz  |
| V <sub>DD</sub>      | supply voltage (core           |                                        | [3] | 1.8  | -                    | 3.6              | V    |
|                      | and external rail)             | For ADC operations                     |     | 2.4  | -                    | 3.6              | V    |
| V <sub>DDA</sub>     | analog supply voltage          | For ADC operations                     |     | 2.4  | -                    | 3.6              | V    |
| V <sub>ref</sub>     | ADC positive reference voltage | on pin VREFP                           |     | 2.4  | -                    | V <sub>DDA</sub> | V    |
| Oscillato            | r pins                         |                                        |     |      | I                    | 1                |      |
| V <sub>i(xtal)</sub> | crystal input voltage          | on pin XTALIN                          |     | -0.5 | 1.8                  | 1.95             | V    |
| V <sub>o(xtal)</sub> | crystal output voltage         | on pin XTALOUT                         |     | -0.5 | 1.8                  | 1.95             | V    |
| Pin capad            | citance                        |                                        |     |      | I                    | 1                |      |
| C <sub>io</sub>      | input/output<br>capacitance    | pins with analog and digital functions | [2] | -    | -                    | 7.1              | pF   |
|                      |                                | I <sup>2</sup> C-bus pins              | [2] | -    | -                    | 2.5              | pF   |
|                      |                                | pins with digital functions only       | [2] | -    | -                    | 2.8              | pF   |

[1] Typical ratings are not guaranteed. The values listed are for room temperature (25 °C), nominal supply voltages.

[2] Including bonding pad capacitance. Based on the simulation, not tested in production.

[3] The V<sub>DD</sub> supply voltage must be 1.9 V or above when connecting an external crystal oscillator to the system oscillator. If the V<sub>DD</sub> supply voltage is below 1.9 V, an external clock source can be fed to the XTALIN by bypassing the system oscillator or the other clock sources mentioned above can be used.

## 11.2 Power-up ramp conditions

#### Table 13. Power-up characteristics<sup>[1]</sup>

 $T_{amb} = -40 \,^{\circ}\text{C}$  to +105  $^{\circ}\text{C}$ .

| Symbol          | Parameter                          |     | Min | Тур | Max | Unit |
|-----------------|------------------------------------|-----|-----|-----|-----|------|
| t <sub>wd</sub> | Window duration                    |     | -   | -   | 8   | ms   |
|                 | (time where $V_1 < V_{DD} < V_2$ ) |     |     |     |     |      |
| V <sub>1</sub>  | Window low voltage                 | [2] | 1.4 | -   | -   | V    |
| V <sub>2</sub>  | Window high voltage                | [3] | -   | -   | 1.8 | V    |

[1] Assert the external reset pin until V<sub>DD</sub> is > 1.8 V if the power-up characteristic specification cannot be implemented.

[2]  $V_{DD}$  to stay above V<sub>1</sub> for the entire duration t<sub>wd</sub>.

[3]  $V_{DD}$  to stay below V<sub>2</sub> for the minimum duration of t<sub>wd</sub>.



## **11.3 Power consumption**

Power measurements in active, sleep, deep-sleep, and power-down modes were performed under the following conditions:

- Configure all pins as GPIO with pull-up resistor disabled in the IOCON block.
- Configure GPIO pins as outputs using the GPIO DIR register.
- Write 1 to the GPIO CLR register to drive the outputs LOW.

## Table 14. Static characteristics, supply pins

 $T_{amb}$  = -40 °C to +105 °C, unless otherwise specified.

| Symbol          | Parameter      | Conditions                                                     |                     | Min | Typ[1][2] | Max <sup>[9]</sup> | Unit |
|-----------------|----------------|----------------------------------------------------------------|---------------------|-----|-----------|--------------------|------|
| I <sub>DD</sub> | supply current | Active mode; code                                              |                     |     |           |                    |      |
|                 |                | while(1) { }                                                   |                     |     |           |                    |      |
|                 |                | executed from flash;                                           |                     |     |           |                    |      |
|                 |                | system clock = 1 MHz from LPOSC; V <sub>DD</sub> =             | <u>[3][4][5][6]</u> | -   | 381       | -                  | μA   |
|                 |                | 3.3 V; Low power boot                                          | [3][4][5][6]        | -   | 339       | -                  | μA   |
|                 |                | system clock = 12 MHz; V <sub>DD</sub> = 3.3 V;<br>Normal boot |                     |     | 2.1       |                    |      |
|                 |                | system clock = 12 MHz; V <sub>DD</sub> = 1.8 V;<br>Normal boot | [3][4][5][6]        | -   | 2.0       | -                  | mA   |
|                 |                | system clock = 24 MHz; V <sub>DD</sub> = 3.3 V;<br>Normal boot | <u>[3][4][5][6]</u> | -   | 3.6       | -                  | mA   |
|                 |                | system clock = 24 MHz; VDD = 1.8 V;<br>Normal boot             | [3][4][5][6]        | -   | 3.5       | -                  | mA   |
|                 |                | system clock = 48 MHz; VDD = 3.3 V;<br>Normal boot             | <u>[3][4][5][6]</u> | -   | 6.5       | -                  | mA   |
|                 |                | system clock = 48 MHz; VDD = 1.8 V;<br>Normal boot             | <u>[3][4][5][6]</u> |     | 3.7       | -                  | mA   |
|                 |                | system clock = 60 MHz; VDD = 3.3 V;<br>Normal boot             | <u>[3][4][5][6]</u> |     | 11.2      | -                  | mA   |
|                 |                | system clock = 60 MHz; VDD = 1.8 V;<br>Normal boot             | <u>[3][4][5][6]</u> |     | 8.9       | -                  | mA   |
|                 |                | Sleep mode                                                     | [3][4][5][6]        |     |           |                    |      |
|                 |                | system clock = 12 MHz; V <sub>DD</sub> = 3.3 V                 | [3][4][5][6]        | -   | 1.19      | -                  | mA   |
|                 |                | system clock = 12 MHz; V <sub>DD</sub> = 1.8 V                 | [3][4][5][6]        | -   | 1.13      | -                  | mA   |
|                 |                | system clock = 24 MHz; V <sub>DD</sub> = 3.3 V                 | [3][4][5][6]        | -   | 1.83      | -                  | mA   |
|                 |                | system clock = 24 MHz; V <sub>DD</sub> = 1.8 V                 | [3][4][5][6]        | -   | 1.74      | -                  | mA   |
|                 |                | system clock = 48 MHz; V <sub>DD</sub> = 3.3 V                 | [3][4][5][6]        |     | 3.18      |                    | mA   |
|                 |                | system clock = 48 MHz; V <sub>DD</sub> = 1.8 V                 | [3][4][5][6]        |     | 3.01      |                    | mA   |
|                 |                | system clock = 60 MHz; V <sub>DD</sub> = 3.3 V                 | [3][4][5][6]        |     | 3.96      |                    | mA   |
|                 |                | system clock = 60 MHz; V <sub>DD</sub> = 1.8 V                 | [3][4][5][6]        |     | 3.79      |                    | mA   |
| DD              | supply current | Deep-sleep mode;<br>V <sub>DD</sub> = 3.3 V;                   | <u>[3][7]</u>       |     |           |                    |      |
|                 |                | T <sub>amb</sub> = 25 °C                                       |                     | -   | 270       | 320                | μA   |
|                 |                | T <sub>amb</sub> = 105 °C                                      |                     | -   | -         | 440                | μA   |

| Symbol          | Parameter      | Conditions                                                                                                                  |               | Min | Typ[1][2] | Max <sup>[9]</sup> | Unit |
|-----------------|----------------|-----------------------------------------------------------------------------------------------------------------------------|---------------|-----|-----------|--------------------|------|
| I <sub>DD</sub> | supply current | Power-down mode;<br>V <sub>DD</sub> = 3.3 V                                                                                 | <u>[3][7]</u> |     |           |                    |      |
|                 |                | T <sub>amb</sub> = 25 °C                                                                                                    |               | -   | 1.8       | 10                 | μA   |
|                 |                | T <sub>amb</sub> = 105 °C                                                                                                   |               | -   | -         | 70                 | μA   |
| I <sub>DD</sub> | supply current | Deep power-down mode; V <sub>DD</sub> = 3.3 V; 10<br>kHz low-power oscillator and self-wake-up<br>timer (WKT) disabled      | <u>[8]</u>    |     |           |                    |      |
|                 |                | T <sub>amb</sub> = 25 °C                                                                                                    |               | -   | 0.35      | 1                  | μA   |
|                 |                | T <sub>amb</sub> = 105 °C                                                                                                   |               | -   | -         | 6                  | μA   |
| I <sub>DD</sub> | supply current | Deep power-down mode; V <sub>DD</sub> = 3.3 V; 10<br>kHz low-power oscillator and self-wake-up<br>timer (WKT) enabled       |               | -   | 1.2       | -                  | μA   |
|                 |                | Deep power-down mode; V <sub>DD</sub> = 3.3 V;<br>external clock input WKTCLKIN @ 10 kHz<br>with self-wake-up timer enabled |               | -   | 0.35      | -                  | μA   |
|                 |                | Deep power-down mode; V <sub>DD</sub> = 3.3 V;<br>external clock input WKTCLKIN @ 32 kHz<br>with self-wake-up timer enabled |               | -   | 0.36      | -                  | μA   |

#### Table 14. Static characteristics, supply pins ...continued

 $T_{amb} = -40 \ \text{C}$  to +105 C. unless otherwise specified.

[1] Typical ratings are not guaranteed. The values listed are for room temperature (25 °C), VDD = 3.3 V.

[2] Characterized through bench measurements using typical samples.

- [3] I<sub>DD</sub> measurements were performed with all pins configured as GPIO outputs driven LOW and pull-up resistors disabled.
- [4] FRO enabled; system oscillator disabled; system PLL disabled.
- [5] BOD disabled.
- [6] All peripherals are disabled in the SYSAHBCLKCTRL register. Peripheral clocks disabled in system configuration block.
- [7] All oscillators and analog blocks are turned off.
- [8] WAKEUP pin pulled HIGH externally.
- [9] Tested in production, VDD = 3.3 V.







LPC86x









## **11.4** Peripheral power consumption

The supply current per peripheral is measured as the difference in supply current between the peripheral block enabled and the peripheral block disabled in the SYSAHBCLKCFG and PDRUNCFG (for analog blocks) registers. All other blocks are disabled in both registers and no code accessing the peripheral is executed. Measured on a typical sample at  $T_{amb}$  = 25 °C.

The supply currents are shown for FRO clock frequencies of 24 MHz and 48 MHz.

Table 15. Power consumption for individual analog and digital blocks

| Peripheral                            | Typical s | upply current in | μA     | Notes                                                                                                                                                 |  |  |  |
|---------------------------------------|-----------|------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                                       | System of | clock frequency  | =      |                                                                                                                                                       |  |  |  |
|                                       | n/a       | 24 MHz           | 48 MHz |                                                                                                                                                       |  |  |  |
| FRO                                   | 97        | -                | -      | System oscillator running; PLL off;<br>independent of main clock frequency; FRO =<br>24 MHz. FRO output disabled.                                     |  |  |  |
| System oscillator at 12 MHz           | 243       | -                | -      | FRO running; PLL off; independent of main clock frequency.                                                                                            |  |  |  |
| Low power oscillator                  | 1         | -                | -      | FRO; PLL off; independent of main clock frequency.                                                                                                    |  |  |  |
| BOD                                   | 37        | -                | -      |                                                                                                                                                       |  |  |  |
| Flash                                 | 273       | -                | -      |                                                                                                                                                       |  |  |  |
| Main PLL                              | 222       | -                | -      | FRO (24 MHz) running; Main clock running at fro_div (12 MHz)                                                                                          |  |  |  |
| CLKOUT                                | -         | 102              | 189    | Main clock divided by 4 in the CLKOUTDIV register. Not connected to pin.                                                                              |  |  |  |
| ROM                                   | -         | 71               | 151    | -                                                                                                                                                     |  |  |  |
| GPIO + pin interrupt/pattern<br>match | -         | 351              | 661    | GPIO pins configured as outputs and set to<br>LOW. Direction and pin state are maintained if<br>the GPIO is disabled in the SYSAHBCLKCFG<br>register. |  |  |  |
| SWM                                   | -         | 135              | 252    | -                                                                                                                                                     |  |  |  |
| IOCON                                 | -         | 174              | 326    | -                                                                                                                                                     |  |  |  |
| FlexTimer0                            | -         | 473              | 906    | -                                                                                                                                                     |  |  |  |
| FlexTimer1                            |           | 338              | 645    |                                                                                                                                                       |  |  |  |
| MRT                                   | -         | 162              | 303    | -                                                                                                                                                     |  |  |  |
| WWDT                                  | -         | 54               | 94     | -                                                                                                                                                     |  |  |  |
| I2C0                                  | -         | 100              | 183    | -                                                                                                                                                     |  |  |  |
| I3C0                                  | -         | 307              | 587    |                                                                                                                                                       |  |  |  |
| SPI0                                  | -         | 63               | 111    | -                                                                                                                                                     |  |  |  |
| SPI1                                  | -         | 68               | 121    | -                                                                                                                                                     |  |  |  |
| USART0                                | -         | 87               | 156    | -                                                                                                                                                     |  |  |  |
| USART1                                | -         | 87               | 143    | -                                                                                                                                                     |  |  |  |
| USART2                                | -         | 93               | 166    | -                                                                                                                                                     |  |  |  |
| Comparator ACMP                       | -         | 61               | 104    | -                                                                                                                                                     |  |  |  |
|                                       |           | 1                | 1      | 1                                                                                                                                                     |  |  |  |

| Peripheral | Typical supply | γ current in μ | A      | Notes                                                                                                                                                        |
|------------|----------------|----------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            | System clock   | frequency =    |        |                                                                                                                                                              |
|            | n/a            | 24 MHz         | 48 MHz |                                                                                                                                                              |
| ADC        | -              | 174            | 313    | Digital controller only. Analog portion of the ADC disabled in the PDRUNCFG register.                                                                        |
|            | -              | 136            | 162    | Combined analog and digital logic. ADC<br>enabled in the PDRUNCFG register and<br>LPWRMODE bit set to 1 in the ADC CTRL<br>register (ADC in low-power mode). |
|            | -              | 105            | 271    | Combined analog and digital logic. ADC<br>enabled in the PDRUNCFG register and<br>LPWRMODE bit set to 0 in the ADC CTRL<br>register (ADC powered).           |
| DMA        | -              | 501            | 963    | -                                                                                                                                                            |
| CRC        | -              | 79             | 137    | -                                                                                                                                                            |

## Table 15. Power consumption for individual analog and digital blocks ...continued

## **11.5 Pin characteristics**

## Table 16. Static characteristics, pin characteristics

 $T_{amb}$  = -40 °C to +105 °C, unless otherwise specified.

| Symbol           | Parameter                                  | Conditions                                                                                          |            | Min                | Typ <mark>[1]</mark> | Мах               | Unit |
|------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------|------------|--------------------|----------------------|-------------------|------|
| Standard         | port pins configured as o                  | ligital pins, RESET                                                                                 | 1          | 1                  | 1                    |                   |      |
| IIL              | LOW-level input current                    | V <sub>I</sub> = 0 V; on-chip pull-up resistor<br>disabled                                          |            | -                  | 0.5                  | 10[2]             | nA   |
| I <sub>IH</sub>  | HIGH-level input<br>current                | V <sub>I</sub> = V <sub>DD</sub> ; on-chip pull-down resistor<br>disabled                           |            | -                  | 0.5                  | 10[2]             | nA   |
| I <sub>OZ</sub>  | OFF-state output current                   | V <sub>O</sub> = 0 V; V <sub>O</sub> = V <sub>DD</sub> ; on-chip<br>pull-up/down resistors disabled |            | -                  | 0.5                  | 10 <sup>[2]</sup> | nA   |
| VI               | input voltage                              | $V_{DD} \ge 1.8 \text{ V}$ ; 5 V tolerant pins                                                      |            | 0                  | -                    | 5                 | V    |
|                  |                                            | V <sub>DD</sub> = 0 V                                                                               |            | 0                  | -                    | 3.6               | V    |
| Vo               | output voltage                             | output active                                                                                       |            | 0                  | -                    | V <sub>DD</sub>   | V    |
| V <sub>IH</sub>  | HIGH-level input voltage                   |                                                                                                     |            | 0.7V <sub>DD</sub> | -                    | -                 | V    |
| V <sub>IL</sub>  | LOW-level input voltage                    |                                                                                                     |            | -                  | -                    | $0.3V_{DD}$       | V    |
| V <sub>hys</sub> | hysteresis voltage                         |                                                                                                     |            | -                  | 0.4                  | -                 | V    |
| V <sub>OH</sub>  | HIGH-level output                          | I <sub>OH</sub> = 4 mA; 2.5 V <= V <sub>DD</sub> <= 3.6 V                                           |            | $V_{DD}-0.4$       | -                    | -                 | V    |
|                  | voltage                                    | I <sub>OH</sub> = 3 mA; 1.8 V <= V <sub>DD</sub> < 2.5 V                                            |            | $V_{DD}-0.5$       | -                    | -                 | V    |
| V <sub>OL</sub>  | LOW-level output                           | I <sub>OL</sub> = 4 mA; 2.5 V <= V <sub>DD</sub> <= 3.6 V                                           |            | -                  | -                    | 0.5               | V    |
|                  | voltage                                    | I <sub>OL</sub> = 3 mA; 1.8 V <= V <sub>DD</sub> < 2.5 V                                            |            | -                  | -                    | 0.5               | V    |
| I <sub>OH</sub>  | HIGH-level output<br>current               |                                                                                                     |            | 4                  | -                    | -                 | mA   |
|                  |                                            | $V_{OH} = V_{DD} - 0.5 V;$<br>1.8 V $\leq V_{DD}$ < 2.5 V                                           |            | 3                  | -                    | -                 | mA   |
| I <sub>OL</sub>  | LOW-level output current                   | $V_{OL} = 0.5 V \\ 2.5 V \le V_{DD} \le 3.6 V$                                                      |            | 4                  | -                    | -                 | mA   |
|                  |                                            | $1.8~V \leq V_{DD} < 2.5~V$                                                                         |            | 3                  | -                    | -                 | mA   |
| I <sub>OHS</sub> | HIGH-level short-circuit<br>output current | V <sub>OH</sub> = 0 V                                                                               | [5]        | -                  | -                    | 45                | mA   |
| I <sub>OLS</sub> | LOW-level short-circuit output current     | $V_{OL} = V_{DD}$                                                                                   | [5]        | -                  | -                    | 50                | mA   |
| I <sub>pd</sub>  | pull-down current                          | V <sub>I</sub> = 5 V                                                                                | <u>[6]</u> | 10                 | 50                   | 150               | μA   |
| I <sub>pu</sub>  | pull-up current                            | V <sub>I</sub> = 0 V;                                                                               | <u>[6]</u> |                    |                      |                   |      |
|                  |                                            | $2.0~V \leq V_{DD} \leq 3.6~V$                                                                      |            | 15                 | 50                   | 85                | μA   |
|                  |                                            | $1.8~V \leq V_{DD} < 2.0~V$                                                                         |            | 10                 | 50                   | 85                |      |
|                  |                                            | $V_{DD} < V_{I} < 5 V$                                                                              |            | 0                  | 0                    | 0                 | μA   |
| High-drive       | output pin configured a                    | s digital pin (PIO0_2, PIO0_3, PIO0_                                                                | _12, and   | PIO0_16)           |                      |                   |      |
| IIL              | LOW-level input current                    | V <sub>I</sub> = 0 V; on-chip pull-up resistor<br>disabled                                          |            | -                  | 0.5                  | 10[2]             | nA   |
| I <sub>IH</sub>  | HIGH-level input current                   | V <sub>I</sub> = V <sub>DD</sub> ; on-chip pull-down resistor<br>disabled                           |            | -                  | 0.5                  | 10[2]             | nA   |

| Symbol                  | Parameter                              | Conditions                                                                                          |            | Min                | Typ <mark>[1]</mark> | Мах                 | Unit |
|-------------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------|------------|--------------------|----------------------|---------------------|------|
| l <sub>oz</sub>         | OFF-state output<br>current            | V <sub>O</sub> = 0 V; V <sub>O</sub> = V <sub>DD</sub> ; on-chip<br>pull-up/down resistors disabled |            | -                  | 0.5                  | 10 <mark>[2]</mark> | nA   |
| VI                      | input voltage                          | $V_{DD} \ge 1.8 \text{ V}$                                                                          |            | 0                  | -                    | 5.0                 | V    |
|                         |                                        | V <sub>DD</sub> = 0 V                                                                               |            | 0                  | -                    | 3.6                 | V    |
| Vo                      | output voltage                         | output active                                                                                       |            | 0                  | -                    | V <sub>DD</sub>     | V    |
| V <sub>IH</sub>         | HIGH-level input voltage               |                                                                                                     |            | 0.7V <sub>DD</sub> | -                    | -                   | V    |
| V <sub>IL</sub>         | LOW-level input voltage                |                                                                                                     |            | -                  | -                    | $0.3V_{DD}$         | V    |
| V <sub>hys</sub>        | hysteresis voltage                     |                                                                                                     |            | -                  | 0.4                  | -                   | V    |
| V <sub>OH</sub>         | HIGH-level output                      | I <sub>OH</sub> = 20 mA; 2.5 V <= V <sub>DD</sub> < 3.6 V                                           |            | $V_{DD}-0.5$       | -                    | -                   | V    |
|                         | voltage                                | I <sub>OH</sub> = 12 mA; 1.8 V <= V <sub>DD</sub> < 2.5 V                                           |            | $V_{DD}-0.5$       | -                    | -                   | V    |
| V <sub>OL</sub>         | LOW-level output voltage               | I <sub>OL</sub> = 4 mA<br>2.5 V <= V <sub>DD</sub> < 3.6 V                                          |            | -                  | -                    | 0.5                 | V    |
|                         |                                        | I <sub>OL</sub> = 3 mA<br>1.8 V <= V <sub>DD</sub> < 2.5 V                                          |            | -                  | -                    | 0.5                 | V    |
| l <sub>он</sub>         | HIGH-level output<br>current           | V <sub>OH</sub> = V <sub>DD</sub> – 0.5 V;<br>2.5 V <= V <sub>DD</sub> < 3.6 V                      |            | 20                 | -                    | -                   | mA   |
|                         |                                        | V <sub>OH</sub> = V <sub>DD</sub> – 0.5 V;<br>1.8 V <= V <sub>DD</sub> < 2.5 V                      |            | 12                 | -                    | -                   | mA   |
| I <sub>OL</sub>         | LOW-level output current               | $V_{OL} = 0.5 V$<br>2.5 V $\leq V_{DD} \leq 3.6 V$                                                  |            | 4                  | -                    | -                   | mA   |
|                         |                                        | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.5 \text{ V}$                                            |            | 3                  | -                    | -                   | mA   |
| OLS                     | LOW-level short-circuit output current | V <sub>OL</sub> = V <sub>DD</sub>                                                                   | <u>[5]</u> | -                  | -                    | 50                  | mA   |
| l <sub>pd</sub>         | pull-down current                      | V <sub>1</sub> = 5 V                                                                                | [6]        | 10                 | 50                   | 150                 | μA   |
| l <sub>pu</sub>         | pull-up current                        | V <sub>1</sub> = 0 V                                                                                | [6]        | -10                | -50                  | -85                 | μA   |
|                         |                                        | $V_{DD} < V_{I} < 5 V$                                                                              |            | 0                  | 0                    | 0                   | μA   |
| l <sup>2</sup> C-bus pi | ins (PIO0_10 and PIO0_11               | )                                                                                                   |            |                    |                      | ·                   |      |
| V <sub>IH</sub>         | HIGH-level input voltage               |                                                                                                     |            | 0.7V <sub>DD</sub> | -                    | -                   | V    |
| V <sub>IL</sub>         | LOW-level input voltage                |                                                                                                     |            | -                  | -                    | $0.3V_{DD}$         | V    |
| V <sub>hys</sub>        | hysteresis voltage                     |                                                                                                     |            | -                  | $0.05V_{DD}$         | -                   | V    |
| l <sub>ol</sub>         | LOW-level output<br>current            | V <sub>OL</sub> = 0.5 V; I <sup>2</sup> C-bus pins<br>configured as standard mode pins              |            |                    |                      |                     |      |
|                         |                                        | 2.5 V <= V <sub>DD</sub> < 3.6 V                                                                    |            | 3.5                | -                    | -                   | mA   |
|                         |                                        | 1.8 V <= V <sub>DD</sub> < 2.5 V                                                                    |            | 3                  | -                    | -                   | mA   |
| l <sub>ol</sub>         | LOW-level output<br>current            | V <sub>OL</sub> = 0.5 V; I <sup>2</sup> C-bus pins<br>configured as Fast-mode Plus pins;            |            |                    |                      |                     |      |
|                         |                                        | 2.5 V <= V <sub>DD</sub> < 3.6 V                                                                    |            | 20                 | -                    | -                   | mΑ   |
|                         |                                        | 1.8 V <= V <sub>DD</sub> < 2.5 V                                                                    |            | 16                 | -                    | -                   | mΑ   |

#### Table 16. Static characteristics, pin characteristics ... continued

#### Table 16. Static characteristics, pin characteristics ...continued

 $T_{amb} = -40 \$ °C to +105 °C, unless otherwise specified.

| Symbol | Parameter             | Conditions           |     | Min | Typ <mark>[1]</mark> | Max | Unit |
|--------|-----------------------|----------------------|-----|-----|----------------------|-----|------|
| ILI    | input leakage current | $V_{I} = V_{DD}$     | [7] | -   | 2                    | 4   | μA   |
|        |                       | V <sub>1</sub> = 5 V |     | -   | 10                   | 22  | μA   |

[1] Typical ratings are not guaranteed. The values listed are for room temperature (25 °C), nominal supply voltages.

[2] Based on characterization. Not tested in production.

[3] Including voltage on outputs in 3-state mode.

[4] 3-state outputs go into 3-state mode in deep power-down mode.

[5] Allowed as long as the current limit does not exceed the maximum current allowed by the device.

[6] Pull-up and pull-down currents are measured across the weak internal pull-up/pull-down resistors. See Figure 20.

[7] To V<sub>SS</sub>.



LPC86x

aaa-027465

0.6



60

40

30

20

10

0

0

0.1

0.2

I<sub>OI\_</sub> (mA) 50

## 11.5.1 Electrical pin characteristics



Conditions: V<sub>DD</sub> = 1.8 V; on pins PIO0\_10 and PIO0\_11.

0.5 V<sub>OL</sub> (V) 0.3 Conditions: V<sub>DD</sub> = 3.3 V; on pins PIO0\_10 and PIO0\_11.

0.4

-40C

250

900

Fig 22. I<sup>2</sup>C-bus pins (high current sink): Typical LOW-level output current I<sub>OL</sub> versus LOW-level output voltage VOL

LPC86x



#### Fig 23. Typical LOW-level output current I<sub>OL</sub> versus LOW-level output voltage V<sub>OL</sub>











# **12. Dynamic characteristics**

## 12.1 Flash memory

#### Table 17. Flash characteristics

 $T_{amb}$  = -40 °C to +105 °C. Based on JEDEC NVM qualification. Failure rate < 10 ppm for parts as specified below.

| Symbol            | Parameter           | Conditions                                                                             |            | Min   | Тур    | Max  | Unit   |
|-------------------|---------------------|----------------------------------------------------------------------------------------|------------|-------|--------|------|--------|
| N <sub>endu</sub> | endurance           |                                                                                        | <u>[1]</u> | 10000 | 100000 | -    | cycles |
| t <sub>ret</sub>  | retention time      | powered                                                                                |            | 10    | 20     | -    | years  |
|                   |                     | not powered                                                                            |            | 20    | 40     | -    | years  |
| t <sub>er</sub>   | erase time          | page or multiple<br>consecutive pages,<br>sector or multiple<br>consecutive<br>sectors |            | 95    | 100    | 105  | ms     |
| t <sub>prog</sub> | programming<br>time |                                                                                        | [2]        | 0.95  | 1      | 1.05 | ms     |

[1] Number of program/erase cycles.

[2] Programming times are given for writing 64 bytes to the flash. T<sub>amb</sub> <= +85 °C. Flash programming with IAP calls (see LPC86x user manual).</p>

## 12.2 FRO

#### Table 18. Dynamic characteristic: FRO

 $T_{amb} = -40 \ ^{\circ}C \ to +105 \ ^{\circ}C; \ 1.8 \ V \le V_{DD} \ \le 3.6 \ V.$ 

| Symbol               | Min                 | Typ <mark>[1]</mark>                             | Max       | Unit |
|----------------------|---------------------|--------------------------------------------------|-----------|------|
| FRO clock fr         | equency; Condition: | $0 \ ^{\circ}C \leq T_{amb} \leq 70 \ ^{\circ}C$ | C         |      |
| f <sub>osc(RC)</sub> | 36 -1 %             | 36                                               | 36 +1 %   | MHz  |
| f <sub>osc(RC)</sub> | 48 -1 %             | 48                                               | 48 +1 %   | MHz  |
| f <sub>osc(RC)</sub> | 60 -1 %             | 60                                               | 60 +1 %   | MHz  |
| FRO clock fr         | equency; Condition: | $-20 ~^{\circ}C \leq T_{amb} \leq 7$             | 0 °C      |      |
| f <sub>osc(RC)</sub> | 36 -2 %             | 36                                               | 36 +1 %   | MHz  |
| f <sub>osc(RC)</sub> | 48 -2 %             | 48                                               | 48 +1 %   | MHz  |
| f <sub>osc(RC)</sub> | 60 -2 %             | 60                                               | 60 +1 %   | MHz  |
| FRO clock fr         | equency; Condition  | -40 °C $\leq$ T <sub>amb</sub> $\leq$ 1          | 05 °C     |      |
| f <sub>osc(RC)</sub> | 36 -4 %             | 36                                               | 36 +3.5 % | MHz  |
| f <sub>osc(RC)</sub> | 48 -4 %             | 48                                               | 48 +3.5 % | MHz  |
| f <sub>osc(RC)</sub> | 60 -4 %             | 60                                               | 60 +3.5 % | MHz  |

[1] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.

#### Table 19. Dynamic characteristics: low-power oscillator (LPOSC)

| Symbol                | Parameter                        | Conditions |               | Min  | Typ <mark>[1]</mark> | Мах  | Unit |
|-----------------------|----------------------------------|------------|---------------|------|----------------------|------|------|
| f <sub>osc(int)</sub> | internal oscillator<br>frequency | -          | <u>[2][3]</u> | 0.97 | 1                    | 1.03 | MHz  |

- [1] Typical ratings are not guaranteed. The values listed are at nominal supply voltages.
- [2] The typical frequency spread over processing and temperature (T<sub>amb</sub> = -40 °C to +105 °C) is  $\pm$ 40 %.
- [3] See the LPC86x user manual.

## 12.3 I/O pins

#### Table 20. Dynamic characteristics: I/O pins<sup>[1]</sup>

 $T_{amb} = -40 \ ^{\circ}C \ to +105 \ ^{\circ}C; \ 3.0 \ V \le V_{DD} \ \le 3.6 \ V.$ 

| Symbol         | Parameter | Conditions               | Min | Тур | Мах | Unit |
|----------------|-----------|--------------------------|-----|-----|-----|------|
| t <sub>r</sub> | rise time | pin configured as output | 3.0 | -   | 5.0 | ns   |
| t <sub>f</sub> | fall time | pin configured as output | 2.5 | -   | 5.0 | ns   |

[1] Applies to standard port pins and RESET pin.

## 12.4 WKTCLKIN pin (wake-up clock input)

## Table 21. Dynamic characteristics: WKTCLKIN pin

| Symbol            | Parameter       | Conditions                                  |            | Min | Мах | Unit |
|-------------------|-----------------|---------------------------------------------|------------|-----|-----|------|
| f <sub>clk</sub>  | clock frequency | deep power-down mode and<br>power-down mode | <u>[1]</u> | -   | 1   | MHz  |
|                   |                 | deep-sleep, sleep, and active mode          | <u>[1]</u> | -   | 10  | MHz  |
| t <sub>CHCX</sub> | clock HIGH time | -                                           |            | 50  | -   | ns   |
| t <sub>CLCX</sub> | clock LOW time  | -                                           |            | 50  | -   | ns   |

[1] Assuming a square-wave input clock.

# 12.5 I<sup>2</sup>C-bus

#### Table 22. Dynamic characteristic: I<sup>2</sup>C-bus pins[1]

| Symbol           | Parameter     |              | Conditions                                        | Min               | Max | Unit |
|------------------|---------------|--------------|---------------------------------------------------|-------------------|-----|------|
| f <sub>SCL</sub> | SCL clock     |              | Standard-mode                                     | 0                 | 100 | kHz  |
|                  | frequency     |              | Fast-mode                                         | 0                 | 400 | kHz  |
|                  |               |              | Fast-mode Plus; on<br>pins PIO0_10 and<br>PIO0_11 | 0                 | 1   | MHz  |
| t <sub>f</sub>   | fall time     | [4][5][6][7] | of both SDA and<br>SCL signals                    | -                 | 300 | ns   |
|                  |               |              | Standard-mode                                     |                   |     |      |
|                  |               |              | Fast-mode                                         | 20 (VDD/5.5<br>V) | 300 | ns   |
|                  |               |              | Fast-mode Plus;<br>on pins PIO0_10<br>and PIO0_11 | -                 | 120 | ns   |
| t <sub>LOW</sub> | LOW period of |              | Standard-mode                                     | 4.7               | -   | μs   |
|                  | the SCL clock |              | Fast-mode                                         | 1.3               | -   | μs   |
|                  |               |              | Fast-mode Plus; on<br>pins PIO0_10 and<br>PIO0_11 | 0.5               | -   | μs   |

| Symbol              | Parameter      |                  | Conditions                                        | Min  | Max | Unit |
|---------------------|----------------|------------------|---------------------------------------------------|------|-----|------|
| t <sub>ніGH</sub>   | HIGH period of |                  | Standard-mode                                     | 4.0  | -   | μs   |
|                     | the SCL clock  |                  | Fast-mode                                         | 0.6  | -   | μs   |
|                     |                |                  | Fast-mode Plus; on<br>pins PIO0_10 and<br>PIO0_11 | 0.26 | -   | μs   |
| t <sub>HD;DAT</sub> | data hold time | <u>[3][4][8]</u> | Standard-mode                                     | 0    | -   | μs   |
|                     |                |                  | Fast-mode                                         | 0    | -   | μs   |
|                     |                |                  | Fast-mode Plus; on<br>pins PIO0_10 and<br>PIO0_11 | 0    | -   | μs   |
| t <sub>SU;DAT</sub> | data set-up    | <u>[9][10]</u>   | Standard-mode                                     | 250  | -   | ns   |
|                     | time           |                  | Fast-mode                                         | 100  | -   | ns   |
|                     |                |                  | Fast-mode Plus; on<br>pins PIO0_10 and<br>PIO0_11 | 50   | -   | ns   |

#### Table 22. Dynamic characteristic: I<sup>2</sup>C-bus pins<sup>[1]</sup>

[1] See the I<sup>2</sup>C-bus specification UM10204 for details.

- [2] Parameters are valid over operating temperature range unless otherwise specified.
- [3] t<sub>HD;DAT</sub> is the data hold time that is measured from the falling edge of SCL; applies to data in transmission and the acknowledge.
- [4] A device must internally provide a hold time of at least 300 ns for the SDA signal (with respect to the  $V_{IH}(min)$  of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- [5]  $C_b$  = total capacitance of one bus line in pF.
- [6] The maximum t<sub>f</sub> for the SDA and SCL bus lines is specified at 300 ns. The maximum fall time for the SDA output stage t<sub>f</sub> is specified at 250 ns. This allows series protection resistors to be connected in between the SDA and the SCL pins and the SDA/SCL bus lines without exceeding the maximum specified t<sub>f</sub>.
- [7] In Fast-mode Plus, fall time is specified the same for both output stage and bus timing. If series resistors are used, designers should allow for this when considering bus timing.
- [8] The maximum  $t_{HD;DAT}$  could be 3.45  $\mu$ s and 0.9  $\mu$ s for Standard-mode and Fast-mode but must be less than the maximum of  $t_{VD;DAT}$  or  $t_{VD;ACK}$  by a transition time (see *UM10204*). This maximum must only be met if the device does not stretch the LOW period ( $t_{LOW}$ ) of the SCL signal. If the clock stretches the SCL, the data must be valid by the set-up time before it releases the clock.
- [9] t<sub>SU;DAT</sub> is the data set-up time that is measured with respect to the rising edge of SCL; applies to data in transmission and the acknowledge.
- [10] A Fast-mode l<sup>2</sup>C-bus device can be used in a Standard-mode l<sup>2</sup>C-bus system but the requirement  $t_{SU;DAT}$  = 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line  $t_{r(max)} + t_{SU;DAT} = 1000 + 250 = 1250$  ns (according to the Standard-mode l<sup>2</sup>C-bus specification) before the SCL line is released. Also, the acknowledge timing must meet this set-up time.



## 12.6 MIPI-I3C

Unless otherwise specified, MIPI-I3C specifications are timed to/from the  $V_{\text{IH}}$  and/or  $V_{\text{IL}}$  signal points.

| Symbol                  | Parameter                                        | 400 kHz/Fast i             | mode | 1 MHz/Fas                      | st+ mode | Unit |
|-------------------------|--------------------------------------------------|----------------------------|------|--------------------------------|----------|------|
|                         |                                                  | Min                        | Мах  | Min                            | Max      |      |
| f <sub>SCL</sub>        | SCL clock frequency                              | 0                          | 0.4  | 0                              | 1        | MHz  |
| t <sub>su_sta</sub>     | Set-up time for repeated START condition         | 600                        | -    | 260                            | -        | ns   |
| Hold time<br>(repeated) | t <sub>HD;STA</sub>                              | 600                        | -    | 260                            | -        | ns   |
| START condition         |                                                  |                            |      |                                |          |      |
| t <sub>LOW</sub>        | LOW period of the SCL clock                      | 1300                       | -    | 500                            | -        | ns   |
| t <sub>HIGH</sub>       | HIGH period of the SCL clock                     | 600                        | -    | 260                            | -        | ns   |
| t <sub>SU_DAT</sub>     | Data set-up time                                 | 100                        | -    | 50                             | -        | ns   |
| t <sub>HD_DAT</sub>     | Data hold time for I2C-bus devices               | -                          | -    | -                              | -        | ns   |
| t <sub>F</sub>          | Fall time of SDA and SCL signals                 | 20*(V <sub>dd</sub> /5.5v) | 300  | 20*(V <sub>dd</sub> /5.<br>5v) | 120      | ns   |
| t <sub>R</sub>          | Rise time of SDA and SCL signals                 | 20                         | 300  | -                              | 120      | ns   |
| t <sub>su_sто</sub>     | Set-up time for STOP condition                   | 600                        | -    | 260                            |          | ns   |
| t <sub>BUF</sub>        | Bus free time between STOP and START condition   | 1.3                        | -    | 0.5                            | -        | μs   |
| t <sub>SP</sub>         | Pulse width of spikes that must be suppressed by | 0                          | 50   | 0                              | 50       | μs   |
|                         | the input filter                                 |                            |      |                                |          |      |

#### Table 23. MIPI-I3C specifications when communicating with legacy I2C devices<sup>[1]</sup>

| Symbol                 | Parameter                                                      | Min                      | Max | Unit | Notes |
|------------------------|----------------------------------------------------------------|--------------------------|-----|------|-------|
| t <sub>LOW_OD</sub>    | LOW period of the SCL clock                                    | 200                      | -   | ns   |       |
| t <sub>HIGH</sub>      | HIGH period of the SCL clock                                   | -                        | 41  | ns   |       |
| t <sub>fDA_OD</sub>    | Fall time of SDA signal                                        | -                        | 12  | ns   | 2     |
| t <sub>SU_OD</sub>     | Data set-up time during open drain mode                        | 3                        | -   | ns   |       |
| t <sub>CAS</sub>       | Clock after START (S) condition                                | 38.4 nano                |     |      |       |
|                        | ENTAS0                                                         |                          | 1   | μs   |       |
|                        | ENTAS1                                                         |                          | 100 | μs   |       |
|                        | ENTAS2                                                         |                          | 2   | ms   |       |
|                        | ENTAS3                                                         |                          | 50  | ms   |       |
| t <sub>CBP</sub>       | Clock before STOP (P) condition                                | t <sub>CAS</sub> (min)/2 | -   | ns   |       |
| t <sub>MMOverlap</sub> | Current master to secondary master overlap time during handoff | t <sub>DIG_OD_L</sub>    | -   | ns   |       |
| t <sub>AVAL</sub>      | Bus available condition                                        | 1                        | -   | μs   |       |
| t <sub>IDLE</sub>      | Bus idle condition                                             | 200                      | -   | ms   |       |
| t <sub>MMLock</sub>    | Time interval where new master not driving SDA low             | t <sub>AVAL</sub>        | -   | μs   |       |

## Table 24. MIPI-I3C open drain mode specifications<sup>[1]</sup>

[1] Cb - total capacitance of the bus line in pF.

[2] See  $t_{LOW_OD}$ ,  $t_{fDA_OD}$ ,  $t_{CF}$ ,  $f_{SCL}$ .

## Table 25. MIPI-I3C push-pull specifications for SDR and HDR-DDR modes<sup>[1]</sup>

| Symbol                          | Parameter                          | Min                                           | Тур. | Max                                                  | Unit | Notes    |
|---------------------------------|------------------------------------|-----------------------------------------------|------|------------------------------------------------------|------|----------|
| t <sub>SCL</sub>                | SCL clock frequency                | 0.01                                          | 12.5 | 13                                                   | MHz  |          |
| t <sub>LOW</sub>                | LOW period of the SCL clock        | 24                                            | -    | -                                                    | ns   |          |
| t <sub>DIG_L</sub>              |                                    | 32                                            | -    | -                                                    | ns   |          |
| t <sub>HIGH_MIXED</sub>         | HIGH period of the SCL clock for a | 24                                            | -    | -                                                    | ns   |          |
| t <sub>DIG_HIGH_M</sub><br>IXED | mixed bus                          | 32                                            | -    | 45                                                   | ns   | <u>2</u> |
| t <sub>HIGH</sub>               | HIGH period of the SCL clock       | 24                                            | -    | -                                                    | ns   |          |
| t <sub>DIG_H</sub>              |                                    | 32                                            | -    | -                                                    | ns   |          |
| t <sub>sco</sub>                | Clock in to data out for a target  | -                                             | -    | 12                                                   |      |          |
| t <sub>CR</sub>                 | SCL clock rise time                | -                                             | -    | 150e06*<br>1 / f <sub>SCL</sub><br>(capped<br>at 60) | ns   |          |
| t <sub>CF</sub>                 | SCL clock fall time                | -                                             | -    | 150e06*<br>1 / f <sub>SCL</sub><br>(capped<br>at 60) | ns   |          |
| t <sub>HD_PP</sub>              | SDA signal data hold               |                                               |      |                                                      | +    |          |
|                                 | Controller mode                    | t <sub>CR</sub> + 3 and<br>t <sub>CF</sub> +3 | -    | -                                                    | ns   |          |
|                                 | Target mode                        | 0                                             | -    | -                                                    | ns   |          |

All information provided in this document is subject to legal disclaimers.

| Symbol             | Parameter                        | Min                      | Тур. | Max | Unit | Notes |  |
|--------------------|----------------------------------|--------------------------|------|-----|------|-------|--|
| t <sub>SU_PP</sub> | SDA signal setup                 | 3                        | -    | -   | ns   |       |  |
| t <sub>CASr</sub>  | Clock after repeated START (Sr)  | t <sub>CAS</sub> (min)/2 | -    |     | ns   |       |  |
| t <sub>CBSr</sub>  | Clock before repeated START (Sr) | t <sub>CAS</sub> (min)/2 | -    | -   | ns   |       |  |
| C <sub>b</sub>     | Capacitive load per bus line     | -                        | -    | 50  | pF   |       |  |

#### Table 25. MIPI-I3C push-pull specifications for SDR and HDR-DDR modes<sup>[1]</sup>

[1] Based on simulation, not tested in production.

[2] When communication with an I3C Device on a mixed Bus, the tDIG\_H period must be constrained in order to make sure that I2C devices do not interpret I3C signaling as valid I<sup>2</sup>C signaling.

I PC86x

## 12.7 SPI interfaces

The actual SPI bit rate depends on the delays introduced by the external trace, the external device, system clock (CCLK), and capacitive loading. Excluding delays introduced by an external device and PCB, the maximum supported bit rate for SPI master mode is 30 Mbit/s, and the maximum supported bit rate for SPI target mode is  $1/(2 \times 26 \text{ ns}) = 19 \text{ Mbit/s}$  at  $3.0v \le \text{VDD} \le 3.6v$  and  $1/(2 \times 42 \text{ ns}) = 12 \text{ Mbit/s}$  at  $1.8v \le \text{VDD} < 3.0v$ .

**Remark:** SPI functions can be assigned to all digital pins. The characteristics are valid for all digital pins except the open-drain pins PIO0\_10 and PIO0\_11.

#### Table 26. SPI dynamic characteristics

 $T_{amb} = -40 \ \text{C}$  to 105  $\ \text{C}$ ;  $C_L = 20 \ \text{pF}$ ; input slew = 1 ns. Simulated parameters sampled at the 30 % and 70 % level of the rising or falling edge; values guaranteed by design. Delays introduced by the external trace or external device are not considered.

| Symbol            | Parameter              | Conditions                        | Min | Мах | Unit |
|-------------------|------------------------|-----------------------------------|-----|-----|------|
| SPI contr         | oller                  |                                   |     |     |      |
| t <sub>DS</sub>   | data set-up time       | 1.8 V <= V <sub>DD</sub> <= 3.6 V | 3   | -   | ns   |
| t <sub>DH</sub>   | data hold time         | 1.8 V <= V <sub>DD</sub> <= 3.6 V | 0   | -   | ns   |
| t <sub>v(Q)</sub> | data output valid time | 1.8 V <= V <sub>DD</sub> <= 3.6 V | 0   | 5   | ns   |
| SPI targe         | t                      |                                   | i   |     |      |
| t <sub>DS</sub>   | data set-up time       | 1.8 V <= V <sub>DD</sub> <= 3.6 V | 4   | -   | ns   |
| t <sub>DH</sub>   | data hold time         | 1.8 V <= V <sub>DD</sub> <= 3.6 V | 1   | -   | ns   |
| t <sub>v(Q)</sub> | data output valid time | 3.0 V <= V <sub>DD</sub> <= 3.6 V | 0   | 26  | ns   |
|                   |                        | 1.8 V <= V <sub>DD</sub> < 3.0 V  | 0   | 42  | ns   |

LPC86x







## 12.8 USART interface (in synchronous mode)

The actual USART bit rate depends on the delays introduced by the external trace, the external device, the system clock (CCLK), and capacitive loading. Excluding delays introduced by external device and PCB, the maximum supported bit rate for USART asynchronous mode is 1.875 Mbit/s, the maximum supported bit rate for USART controller synchronous mode is 10 Mbit/s, and the maximum supported bit rate for USART target synchronous mode is 10 Mbit/s.

**Remark:** USART functions can be assigned to all digital pins. The characteristics are valid for all digital pins except the open-drain pins PIO0\_10 and PIO0\_11.

10 ns. Simulated parameters sampled at the 30 %/70 % level of the falling or rising edge; values

| Symbol             | Parameter                   | Conditions                        | Min | Max | Unit |
|--------------------|-----------------------------|-----------------------------------|-----|-----|------|
| USART contr        | oller (in synchronous mode) |                                   |     |     |      |
| t <sub>su(D)</sub> | data input set-up time      | 3.0 V <= V <sub>DD</sub> <= 3.6 V | 31  | -   | ns   |
|                    |                             | 1.8 V <= V <sub>DD</sub> < 3.0 V  | 42  |     |      |
| t <sub>h(D)</sub>  | data input hold time        |                                   | 0   | -   | ns   |
| t <sub>v(Q)</sub>  | data output valid time      |                                   | 0   | 7   | ns   |
| USART targe        | t (in synchronous mode)     | ·                                 |     |     |      |
| t <sub>su(D)</sub> | data input set-up time      |                                   | 5   | -   | ns   |
| t <sub>h(D)</sub>  | data input hold time        |                                   | 5   | -   | ns   |
| t <sub>v(Q)</sub>  | data output valid time      | 3.0 V <= V <sub>DD</sub> <= 3.6 V | 0   | 35  | ns   |
|                    |                             | 1.8 V <= V <sub>DD</sub> < 3.0 V  | 0   | 46  | ns   |





. . .

## 12.9 Wake-up process

# Table 28.Dynamic characteristic: Typical wake-up times from low power modes $V_{DD}$ = 3.3 V; $T_{amb}$ = 25 °C; using FRO (24 MHz) as the system clock.

| Symbol            | Parameter | Conditions                                                   |               | Min | Typ <mark>[1]</mark> | Max | Unit |
|-------------------|-----------|--------------------------------------------------------------|---------------|-----|----------------------|-----|------|
| t <sub>wake</sub> | wake-up   | from sleep mode                                              | <u>[2][3]</u> | -   | 1.3                  | -   | μs   |
|                   | time      | from deep-sleep mode                                         | [2]           | -   | 1.35                 | -   | μs   |
|                   |           | from power-down mode                                         | [2]           | -   | 55                   | -   | μs   |
|                   |           | from deep power-down mode;<br>WKT disabled; using RESET pin. | <u>[4]</u>    | -   | 250                  | -   | μs   |

- [1] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.
- [2] The wake-up time measured is the time between when a GPIO input pin is triggered to wake the device up from the low power modes and from when a GPIO output pin is set in the interrupt service routine (ISR) wake-up handler. ISR is located in SRAM.
- [3] FRO enabled, all peripherals off. PLL disabled.
- [4] WKT disabled. Wake up from deep power-down causes the part to go through entire reset process. The wake-up time measured is the time between when the RESET pin is triggered to wake the device up and when a GPIO output pin is set in the reset handler.

# **13.** Characteristics of analog peripherals

## 13.1 BOD

| Table 29. | BOD static characteristics <sup>[1]</sup> |  |
|-----------|-------------------------------------------|--|
|           | -                                         |  |

T<sub>amb</sub> = 25 ℃.

| Symbol          | Parameter         | Conditions        | Min | Тур  | Мах | Unit |
|-----------------|-------------------|-------------------|-----|------|-----|------|
| V <sub>th</sub> | threshold voltage | interrupt level 0 |     |      |     |      |
|                 |                   | assertion         | -   | 2.05 | -   | V    |
|                 |                   | de-assertion      | -   | 2.19 | -   | V    |
|                 |                   | interrupt level 1 |     |      |     |      |
|                 |                   | assertion         | -   | 2.27 | -   | V    |
|                 |                   | de-assertion      | -   | 2.42 | -   | V    |
|                 |                   | interrupt level 2 |     |      |     |      |
|                 |                   | assertion         | -   | 2.57 | -   | V    |
|                 |                   | de-assertion      | -   | 2.7  | -   | V    |
|                 |                   | interrupt level 3 |     |      |     |      |
|                 |                   | assertion         | -   | 2.86 | -   | V    |
|                 |                   | de-assertion      | -   | 2.97 | -   | V    |
|                 |                   | reset level 0     |     |      |     |      |
|                 |                   | assertion         | -   | 1.54 | -   | V    |
|                 |                   | de-assertion      | -   | 1.62 | -   | V    |
|                 |                   | reset level 1     |     |      |     |      |
|                 |                   | assertion         | -   | 1.81 | -   | V    |
|                 |                   | de-assertion      | -   | 1.89 | -   | V    |
|                 |                   | reset level 2     |     |      |     |      |
|                 |                   | assertion         | -   | 2.37 | -   | V    |
|                 |                   | de-assertion      | -   | 2.5  | -   | V    |
|                 |                   | reset level 3     |     |      |     |      |
|                 |                   | assertion         | -   | 2.66 | -   | V    |
|                 |                   | de-assertion      | -   | 2.8  | -   | V    |

[1] Interrupt levels are selected by writing the level value to the BOD control register BODCTRL, see *the* LPC86x *user manual*. Interrupt level 0 is reserved.

## 13.2 ADC

#### Table 30. 12-bit ADC static characteristics

 $T_{amb} = -40 \ \ C$  to +105  $\ \ C$  unless noted otherwise;  $V_{DD} = V_{DDA} = 2.4 \ V$  to 3.6 V;  $VREFP = V_{DD} = V_{DDA}$ ;  $VREFN = V_{SS}$ ; ADC clock source from FRO 48 MHz(ADCCLKSEL set as 0x0), ADC clock is 48 MHz(ADCCLKDIV set as 0x01, divide by 1).

| Symbol                | Parameter                    | Conditions                      |                   | Min  | Тур  | Мах              | Unit       |
|-----------------------|------------------------------|---------------------------------|-------------------|------|------|------------------|------------|
| V <sub>IA</sub>       | analog input voltage         |                                 |                   | 0    | -    | V <sub>DDA</sub> | V          |
| V <sub>ref</sub>      | reference voltage            | on pin VREFP                    |                   | 2.4  | -    | V <sub>DDA</sub> | V          |
| C <sub>ia</sub>       | analog input capacitance     |                                 |                   | -    | -    | 26               | pF         |
| f <sub>clk(ADC)</sub> | ADC clock frequency          |                                 | [2][11]           | -    | -    | 48               | MHz        |
| f <sub>s</sub>        | sampling frequency           |                                 | [2]               | -    | -    | 1.9              | Msamples/s |
| E <sub>D</sub>        | differential linearity error |                                 | <u>[5][4]</u>     | -    | ±3.0 | -                | LSB        |
| E <sub>L(adj)</sub>   | integral non-linearity       |                                 | <u>[6][4]</u>     | -    | ±2.5 | -                | LSB        |
| Eo                    | offset error                 |                                 | <u>[7][4]</u>     | -    | ±2.5 | -                | LSB        |
| V <sub>err(fs)</sub>  | full-scale error voltage     |                                 | [8][4]            | -    | 0.1  | -                | %          |
| Zi                    | input impedance              | f <sub>s</sub> = 1.9 Msamples/s | <u>[1][9][10]</u> | 0.06 | -    | -                | MΩ         |

[1] The input resistance of ADC channel 0 is higher than for all other channels. See Figure 31.

[2] In the ADC TRM register, set VRANGE = 0 (default).

[3] In the ADC TRM register, set VRANGE = 1.

[4] Based on characterization. Not tested in production.

- [5] The differential linearity error (E<sub>D</sub>) is the difference between the actual step width and the ideal step width. See Figure 32.
- [6] The integral non-linearity (E<sub>L(adj)</sub>) is the peak difference between the center of the steps of the actual and the ideal transfer curve after appropriate adjustment of gain and offset errors. See Figure 32.
- [7] The offset error (E<sub>0</sub>) is the absolute difference between the straight line which fits the actual curve and the straight line which fits the ideal curve. See Figure 32.
- [8] The full-scale error voltage or gain error ( $E_G$ ) is the difference between the straight line fitting the actual transfer curve after removing offset error, and the straight line which fits the ideal transfer curve. See Figure 32.
- [9]  $T_{amb} = 25 \text{ °C}$ ; maximum sampling frequency  $f_s = 1.9$  Msamples/s and analog input capacitance  $C_{ia} = 26 \text{ pF}$ .
- [10] Input impedance  $Z_i$  (See Section 13.2.1 "ADC input impedance") is inversely proportional to the sampling frequency and the total input capacity including  $C_{ia}$  and  $C_{io}$ :  $Z_i \propto 1 / (f_s \times C_i)$ . See Table 12 for  $C_{io}$ .
- [11] Set FRO output 48 MHz, in ADCCLKSEL register, set SEL as 0x0(default), in ADCCLKDIV register, set DIV as 0x01.
- [12] ADC should calibrated at 30 MHz core frequency, then raise core frequency to the maximum frequency after ADC calibration is successful.



\_PC86x

### **13.2.1 ADC input impedance**

Figure 32 shows the ADC input impedance. In this figure:

- ADCx represents ADC input channel 0.
- ADCy represents ADC input channels 1 to 11.
- R1 and Rsw are the switch-on resistance on the ADC input channel.
- If ADC input channel 0 is selected, the ADC input signal goes through R<sub>1</sub> + R<sub>sw</sub> to the sampling capacitor (C<sub>ia</sub>).
- If ADC input channels 1 to 11 are selected, the ADC input signal goes through R<sub>sw</sub> to the sampling capacitor (C<sub>ia</sub>).
- Typical values,  $R_1 = 2.5 \text{ k}\Omega$ ,  $R_{sw} = 25 \Omega$
- See <u>Table 12</u> for C<sub>io</sub>.
- See Table 30 for Cia.



# 13.3 Comparator and internal voltage reference

 Table 31.
 Internal voltage reference static and dynamic characteristics

 $T_{amb} = -40 \ \mathcal{C}$  to +105  $\mathcal{C}$ ;  $V_{DD} = 3.3 \ V$ ; hysteresis disabled in the comparator CTRL register.

| Symbol | Parameter      | Conditions                         | Min | Тур | Max | Unit |
|--------|----------------|------------------------------------|-----|-----|-----|------|
| Vo     | output voltage | T <sub>amb</sub> = -40 °C to 105°C | 860 | -   | 940 | mV   |
|        |                | T <sub>amb</sub> = 25 °C           |     | 904 |     | mV   |



Fig 33. Typical internal voltage reference output voltage

#### Table 32. Comparator characteristics

 $T_{amb} = -40$  °C to +105 °C unless noted otherwise;  $V_{DD} = 1.8$  V to 3.6 V.

| Symbol                | Parameter                    | Conditions                                                         |            | Min | Тур | Max             | Unit |
|-----------------------|------------------------------|--------------------------------------------------------------------|------------|-----|-----|-----------------|------|
| Static ch             | aracteristics                | ·                                                                  |            | I   |     |                 |      |
| V <sub>ref(cmp)</sub> | comparator reference voltage | pin ACMPV <sub>REF</sub>                                           |            | 1.5 | -   | 3.6             | V    |
| I <sub>DD</sub>       | supply current               | VP > VM; $T_{amb} = 25 \degree C$ ; $V_{DD} = 3.3 V$               | [2]        | -   | 90  | -               | μA   |
|                       |                              | VM > VP; $T_{amb} = 25 \degree C$ ; $V_{DD} = 3.3 V$               | [2]        | -   | 60  | -               | μA   |
| V <sub>IC</sub>       | common-mode input voltage    |                                                                    |            | 0   | -   | V <sub>DD</sub> | V    |
| DVo                   | output voltage variation     |                                                                    |            | 0   | -   | V <sub>DD</sub> | V    |
| V <sub>offset</sub>   | offset voltage               | V <sub>IC</sub> = 0.1 V; V <sub>DD</sub> = 3.0 V                   | [2]        | -   | 3   | -               | mV   |
|                       |                              | V <sub>IC</sub> = 1.5 V; V <sub>DD</sub> = 3.0 V                   | <u>[2]</u> | -   | 3   | -               | mV   |
|                       |                              | V <sub>IC</sub> = 2.9 V; V <sub>DD</sub> = 3.0V                    | [2]        | -   | 6   | -               | mV   |
| Dynamic               | characteristics              |                                                                    |            |     |     |                 |      |
| t <sub>startup</sub>  | start-up time                | nominal process; V <sub>DD</sub> = 3.3 V; T <sub>amb</sub> = 25 °C |            | -   | 13  | -               | μs   |

### Table 32. Comparator characteristics ...continued

 $T_{amb} = -40 \ \circ C$  to +105  $\ \circ C$  unless noted otherwise;  $V_{DD} = 1.8 \ V$  to 3.6 V.

| Symbol                            | Parameter          | Conditions                                                                                                           |                  | Min | Тур | Max | Unit |
|-----------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------|------------------|-----|-----|-----|------|
| t <sub>PD</sub>                   | propagation delay  | HIGH to LOW; V <sub>DD</sub> = 3.0 V; T <sub>amb</sub> = 105 °C                                                      |                  |     | 150 |     |      |
|                                   |                    | V <sub>IC</sub> = 0.1 V; 100 mV overdrive input                                                                      | <u>[1][2][4]</u> | -   |     | -   | ns   |
|                                   |                    | V <sub>IC</sub> = 0.1 V; rail-to-rail input                                                                          | [1][2]           | -   | 250 | -   | ns   |
|                                   |                    | V <sub>IC</sub> = 1.5 V; 100 mV overdrive input                                                                      | [1][2][4]        | -   | 150 | -   | ns   |
|                                   |                    | V <sub>IC</sub> = 1.5 V; rail-to-rail input                                                                          | [1][2]           | -   | 170 | -   | ns   |
|                                   |                    | V <sub>IC</sub> = 2.9 V; 100 mV overdrive input                                                                      | [1][2][4]        | -   | 180 | -   | ns   |
|                                   |                    | V <sub>IC</sub> = 2.9 V; rail-to-rail input                                                                          | [1][2]           | -   | 70  | -   | ns   |
| t <sub>PD</sub> propagation delay | propagation delay  | LOW to HIGH; V <sub>DD</sub> = 3.0 V; T <sub>amb</sub> = 105 °C                                                      |                  |     | 260 |     |      |
|                                   |                    | V <sub>IC</sub> = 0.1 V; 100 mV overdrive input                                                                      | <u>[1][2][4]</u> | -   |     | -   | ns   |
|                                   |                    | V <sub>IC</sub> = 0.1 V; rail-to-rail input                                                                          | [1][2]           | -   | 90  | -   | ns   |
|                                   |                    | V <sub>IC</sub> = 1.5 V; 100 mV overdrive input                                                                      | [1][2][4]        | -   | 270 | -   | ns   |
|                                   |                    | V <sub>IC</sub> = 1.5 V; rail-to-rail input                                                                          | [1][2]           | -   | 220 | -   | ns   |
|                                   |                    | V <sub>IC</sub> = 2.9 V; 100 mV overdrive input                                                                      | [1][2][4]        | -   | 190 | -   | ns   |
|                                   |                    | V <sub>IC</sub> = 2.9 V; rail-to-rail input                                                                          | [1][2]           | -   | 700 | -   | ns   |
| V <sub>hys</sub>                  | hysteresis voltage | positive hysteresis; $V_{DD}$ = 3.0 V;<br>$V_{IC}$ = 1.5 V; $T_{amb}$ = 105 °C; settings:                            | [3]              | -   | 6   | -   |      |
|                                   |                    | 5 mV                                                                                                                 |                  |     |     |     | mV   |
|                                   |                    | 10 mV                                                                                                                |                  | -   | 12  | -   | mV   |
|                                   |                    | 20 mV                                                                                                                |                  | -   | 22  | -   | mV   |
| V <sub>hys</sub>                  | hysteresis voltage | negative hysteresis; $V_{DD} = 3.0 \text{ V}$ ;<br>$V_{IC} = 1.5 \text{ V}$ ; $T_{amb} = 105 \text{ °C}$ ; settings: | <u>[1][3]</u>    |     | 7   |     |      |
|                                   |                    | 5 mV                                                                                                                 |                  | -   |     | -   | mV   |
|                                   |                    | 10 mV                                                                                                                |                  | -   | 13  | -   | mV   |
|                                   |                    | 20 mV                                                                                                                |                  | -   | 23  | -   | mV   |
| R <sub>lad</sub>                  | ladder resistance  | -                                                                                                                    |                  | -   | 1   | -   | MΩ   |

[1] C<sub>L</sub> = 10 pF

[2] Characterized on typical samples, not tested in production.

[3] Input hysteresis is relative to the reference input channel and is software programmable.

[4] 100 mV overdrive corresponds to a square wave from 50 mV below the reference (V<sub>IC</sub>) to 50 mV above the reference.

#### Table 33. Comparator voltage ladder dynamic characteristics

 $T_{amb} = -40 \text{ °C to } +105 \text{ °C}; V_{DD} = 1.8 \text{ V to } 3.6 \text{ V}.$ 

| Symbol             | Parameter                 | Conditions                               |            | Min | Тур | Max | Unit |
|--------------------|---------------------------|------------------------------------------|------------|-----|-----|-----|------|
| t <sub>s(pu)</sub> | power-up settling<br>time | to 99% of voltage<br>ladder output value | <u>[1]</u> | -   | 17  | -   | μs   |
| t <sub>s(sw)</sub> | switching settling time   | to 99% of voltage<br>ladder output value | [1]        | -   | 18  | -   | μs   |

[1] Characterized on typical samples, not tested in production.

### Table 34. Comparator voltage ladder reference static characteristics

 $V_{DD}$  = 1.8 V to 3.6 V.  $T_{amb}$  = -40 °C to + 105 °C; external or internal reference.

| Symbol            | Parameter            | Conditions        |     | Min | Typ <mark>[1]</mark> | Max | Unit |
|-------------------|----------------------|-------------------|-----|-----|----------------------|-----|------|
| E <sub>V(O)</sub> | output voltage error | decimal code = 00 | [2] | -   | ±6                   | -   | mV   |
|                   |                      | decimal code = 08 |     | -   | ±1                   | -   | %    |
|                   |                      | decimal code = 16 |     | -   | ±1                   | -   | %    |
|                   |                      | decimal code = 24 |     | -   | ±1                   | -   | %    |
|                   |                      | decimal code = 30 |     | -   | ±1                   | -   | %    |
|                   |                      | decimal code = 31 |     | -   | ±1                   | -   | %    |

[1] Characterized through limited samples. Not tested in production.

[2] All peripherals except comparator, temperature sensor, and FRO turned off.

# 14. Application information

# 14.1 Start-up behavior

Figure 34 shows the start-up timing after reset. The FRO 24 MHz oscillator provides the default clock at Reset and provides a clean system clock shortly after the supply pins reach operating voltage.



#### Table 35. Typical start-up timing parameters

| Parameter      | Description                | Value   |
|----------------|----------------------------|---------|
| t <sub>a</sub> | FRO start time             | ≤ 10 μs |
| t <sub>b</sub> | Internal reset de-asserted | 54 μs   |
| t <sub>c</sub> | Boot time                  | 99 µs   |

# 14.2 XTAL oscillator

In the XTAL oscillator circuit, only the crystal (XTAL) and the capacitances  $C_{X1}$  and  $C_{X2}$  need to be connected externally on XTALIN and XTALOUT. See Figure 35.



For best results, it is very critical to select a matching crystal for the on-chip oscillator. Load capacitance (CL), series resistance (RS), and drive level (DL) are important parameters to consider while choosing the crystal. After selecting the proper crystal, the external load capacitor  $C_{X1}$  and  $C_{X2}$  values can also be generally determined by the following expression:

 $C_{X1} = C_{X2} = 2C_L - (C_{Pad} + C_{Parasitic})$ 

Where:

C<sub>L</sub> - Crystal load capacitance

C<sub>Pad</sub> - Pad capacitance of the XTALIN and XTALOUT pins (~3 pF).

C<sub>Parasitic</sub> – Parasitic or stray capacitance of external circuit.

Although C<sub>Parasitic</sub> can be ignored in general, the actual board layout and placement of external components influence the optimal values of external load capacitors. Therefore, it is recommended to fine tune the values of external load capacitors on the actual hardware board to get an accurate clock frequency. For fine tuning, measure the clock on the XTALOUT pin and optimize the values of external load capacitors for minimum frequency deviation.

# 14.2.1 XTAL Printed Circuit Board (PCB) design guidelines

- Connect the crystal and external load capacitors on the PCB as close as possible to the oscillator input and output pins of the chip.
- The length of traces in the oscillation circuit should be as short as possible and must not cross other signal lines.
- Ensure that the load capacitors CX1, CX2, and CX3, in case of third overtone crystal usage, have a common ground plane.
- Loops must be made as small as possible to minimize the noise coupled in through the PCB and to keep the parasitics as small as possible.
- Lay out the ground (GND) pattern under the crystal unit.
- Do not lay out other signal lines under the crystal unit for multi-layered PCB.

### 14.2.2 XTAL input

The input voltage to the on-chip oscillators is limited to 1.95 V. If the oscillator is driven by a clock in target mode, it is recommended to couple the input through a capacitor with  $C_i = 100 \text{ pF}$ . To limit the input voltage to the specified range, choose an additional capacitor to ground  $C_g$  which attenuates the input voltage by a factor  $C_i/(C_i + C_g)$ . In target mode, a minimum of 200 mV(RMS) is needed.



In target mode the input clock signal should be coupled with a capacitor of 100 pF (Figure 36), with an amplitude between 200 mV (RMS) and 1000 mV (RMS). This corresponds to a square wave signal with a signal swing of between 280 mV and 1.4 V. The XTALOUT pin in this configuration can be left unconnected.

# 14.3 Connecting power, clocks, and debug functions

Figure 37 shows the basic board connections used to power the LPC86x, connect the external crystal, and provide debug capabilities via the serial wire port.

PC86x



- (1) See <u>Section 14.2 "XTAL oscillator"</u> for the values of C1 and C2.
- (2) Position the decoupling capacitors of 0.1  $\mu$ F and 0.01  $\mu$ F as close as possible to the V<sub>DD</sub> pin. Add one set of decoupling capacitors to each V<sub>DD</sub> pin.
- (3) Position the decoupling capacitors of 0.1  $\mu$ F as close as possible to the VREFN and V<sub>DD</sub> pins. The 10  $\mu$ F bypass capacitor filters the power line. Tie VREFP to V<sub>DD</sub> if the ADC is not used. Tie VREFN to V<sub>SS</sub> if ADC is not used.
- (4) Uses the Arm 10-pin interface for SWD.
- (5) When measuring signals of low frequency, use a low-pass filter to remove noise and to improve ADC performance. Also, see Ref. 4.
- (6) External pull-up resistors on SWDIO pins are optional because these pins have an internal pull-up enabled by default.

Fig 37. Power, clock, and debug connections

PC86y

# 14.4 I/O power consumption

I/O pins are contributing to the overall dynamic and static power consumption of the part. If pins are configured as digital inputs, a static current can flow depending on the voltage level at the pin and the setting of the internal pull-up and pull-down resistors. This current can be calculated using the parameters  $R_{pu}$  and  $R_{pd}$  given in <u>Table 16</u> for a given input voltage V<sub>I</sub>. For pins set to output, the current drive strength is given by parameters  $I_{OH}$  and  $I_{OL}$  in <u>Table 16</u>, but for calculating the total static current, you also need to consider any external loads connected to the pin.

I/O pins also contribute to the dynamic power consumption when the pins are switching because the  $V_{DD}$  supply provides the current to charge and discharge all internal and external capacitive loads connected to the pin in addition to powering the I/O circuitry.

The contribution from the I/O switching current  $I_{sw}$  can be calculated as follows for any given switching frequency  $f_{sw}$  if the external capacitive load ( $C_{ext}$ ) is known (see <u>Table 16</u> for the internal I/O capacitance):

 $I_{sw} = V_{DD} \times f_{sw} \times (C_{io} + C_{ext})$ 

# 14.5 Termination of unused pins

<u>Table 36</u> shows how to terminate pins that are **not** used in the application. In many cases, unused pins may be connected externally or configured correctly by software to minimize the overall power consumption of the part.

Unused pins with GPIO function should be configured as outputs set to LOW with their internal pull-up disabled. To configure a GPIO pin as output and drive it LOW, select the GPIO function in the IOCON register, select output in the GPIO DIR register, and write a 0 to the GPIO PORT register for that pin. Disable the pull-up in the pin's IOCON register.

In addition, it is recommended to configure all GPIO pins that are not bonded out on smaller packages as outputs LOW with their internal pull-up disabled.

| Pin                            | Default<br>state <sup>[1]</sup> | Recommended termination of unused pins                                                                                                                                                |
|--------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RESET/PIO0_5                   | I; PU                           | In an application that does not use the RESET pin or its GPIO function, the termination of this pin depends on whether the deep power-down mode is used:                              |
|                                |                                 | • Deep power-down used: Connect an external pull-up resistor and keep pin in the default state (input, pull-up enabled) during all other power modes.                                 |
|                                |                                 | • Deep power-down not used and no external pull-up connected: can be left unconnected if internal pull-up is disabled and the pin is driven LOW and configured as output by software. |
| all PIOn_m (not<br>open-drain) | I; HI-Z                         | Can be left unconnected if driven LOW and configured as GPIO output with pull-up disabled by software.                                                                                |
| PIOn_m (I2C open-drain)        | IA                              | Can be left unconnected if driven LOW and configured as GPIO output by software.                                                                                                      |
| VREFP                          | -                               | Tie to VDD.                                                                                                                                                                           |
| VREFN                          | -                               | Tie to VSS.                                                                                                                                                                           |

Table 36. Termination of unused pins

[1] I = Input, O = Output, IA = Inactive (no pull-up/pull-down enabled), F = floating, PU = Pull-Up HI-Z = tri-state.

# 14.6 Pin states in different power modes

### Table 37. Pin states in different power modes

| Pin                        | Active                                                            | Sleep                          | Deep-sleep/power-<br>down | Deep power-down                                                                                                                                                  |  |  |
|----------------------------|-------------------------------------------------------------------|--------------------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| PIOn_m pins (not<br>I2C)   | As configured in th enabled.                                      | e IOCON <sup>[1]</sup> . Defau | ılt: internal pull-up     | Floating.                                                                                                                                                        |  |  |
| Open-drain<br>I2C-bus pins | As configured in the IOCON <sup>[1]</sup> .                       |                                |                           | Floating.                                                                                                                                                        |  |  |
| RESET                      | Reset function enabled. Default: input, internal pull-up enabled. |                                |                           | Reset function disabled; floating; i <u>f the part</u><br>is in deep power-down mode, the RESET<br>pin needs an external pull-up to reduce<br>power consumption. |  |  |
| WAKEUP                     | As configured in th                                               | e IOCON <sup>[1]</sup> . WAKE  | EUP function inactive.    | Wake-up function enabled; can be disabled by software.                                                                                                           |  |  |

[1] Default and programmed pin states are retained in sleep, deep-sleep, and power-down modes.

# 15. Package outline



### Fig 38. Package outline SOT314-2 (LQFP64)



#### HVQFN48: plastic thermal enhanced very thin quad flat package; no leads; 48 terminals; body 7 x 7 x 0.85 mm

Fig 39. Package outline HVQFN48 7 x 7x 0.85 mm (SOT619-1)



# HVQFN32: plastic thermal enhanced very thin quad flat package; no leads;

Fig 40. Package outline HVQFN32 5x 5x 0.85 mm (SOT617-11)

# 16. Soldering



**Product data sheet** 







LPC86x



All information provided in this document is subject to legal disclaimers.

# **17. Abbreviations**

| Table 38. Abbr | eviations                                   |
|----------------|---------------------------------------------|
| Acronym        | Description                                 |
| AHB            | Advanced High-performance Bus               |
| APB            | Advanced Peripheral Bus                     |
| BOD            | BrownOut Detection                          |
| GPIO           | General-Purpose Input/Output                |
| 13C            | Improved Inter Integrated Circuit           |
| PLL            | Phase-Locked Loop                           |
| RC             | Resistor-Capacitor                          |
| SPI            | Serial Peripheral Interface                 |
| SMBus          | System Management Bus                       |
| ТЕМ            | Transverse ElectroMagnetic                  |
| UART           | Universal Asynchronous Receiver/Transmitter |

# **18. References**

- [1] LPC86x User manual UM11607
- [2] LPC86x Errata sheet
- [3] I2C-bus specification UM10204
- [4] Technical note ADC design guidelines: http://www.nxp.com/documents/technical\_note/TN00009.pdf

# **19. Revision history**

| Table 39. Revi | sion history |              |                    |               |                 |
|----------------|--------------|--------------|--------------------|---------------|-----------------|
| Document ID    | Rev. No.     | Release date | Data sheet status  | Change notice | Supersedes      |
| LPC86x         | 3            | 20230415     | Product Data Sheet | -             | Initial release |

# 20. Contents

| 1              | General description 1                                        |
|----------------|--------------------------------------------------------------|
| 2              | Features and benefits 1                                      |
| 3              | Applications 3                                               |
| 4              | Ordering information 4                                       |
| 4.1            | Ordering options 4                                           |
| 5              | Marking 5                                                    |
| 6              | Block diagram 7                                              |
| 7              | Pinning information7                                         |
| 7.1            | Pinning                                                      |
| 7.2            | Pin description 10                                           |
| 8              | Functional description 17                                    |
| 8.1            | Arm Cortex-M0+ core                                          |
| 8.2            | On-chip flash program memory 17                              |
| 8.3            | On-chip SRAM                                                 |
| 8.4            | On-chip ROM                                                  |
| 8.5            | Memory map                                                   |
| 8.6<br>8.6.1   | Nested Vectored Interrupt Controller (NVIC) . 20<br>Features |
| 8.6.2          | Features         20           Interrupt sources         20   |
| 8.7            | System tick timer                                            |
| 8.8            | I/O configuration                                            |
| 8.8.1          | Standard I/O pad configuration                               |
| 8.9            | Switch Matrix (SWM) 22                                       |
| 8.10           | Fast General-Purpose parallel I/O (GPIO) 22                  |
| 8.10.1         | Features                                                     |
| 8.11           | Pin interrupt/pattern match engine 22                        |
| 8.11.1         | Features                                                     |
| 8.12           | DMA controller 23                                            |
| 8.12.1         | Features                                                     |
| 8.12.2         | DMA trigger input MUX (TRIGMUX)                              |
| 8.13           | USART0/1/2                                                   |
| 8.13.1<br>8.14 | Features         24           SPI0/1         24              |
| 8.14.1         | Features                                                     |
| 8.15           | l <sup>2</sup> C-bus interface (l <sup>2</sup> C0)           |
| 8.15.1         | Features                                                     |
| 8.16           | I3C-bus interface (I3C0)                                     |
| 8.16.1         | Features                                                     |
| 8.17           | FlexTimer (FTM0/1)                                           |
| 8.17.1         | Features                                                     |
| 8.18           | Multi-Rate Timer (MRT) 28                                    |
| 8.18.1         | Features                                                     |
| 8.19           | Windowed WatchDog Timer (WWDT) 28                            |
| 8.19.1         | Features                                                     |
| 8.20           | Self-Wake-up Timer (WKT)                                     |
| 8.20.1         | Features                                                     |

| 8.21     | Analog comparator (ACMP)              |      |
|----------|---------------------------------------|------|
| 8.21.1   | Features                              |      |
| 8.22     | Analog-to-Digital Converter (ADC)     |      |
| 8.22.1   | Features                              |      |
| 8.23     |                                       |      |
| 8.23.1   | Features                              |      |
| 8.24     | Clocking and power control            |      |
| 8.24.1   | Crystal and internal oscillators      |      |
| 8.24.1.1 | J = ( - /                             |      |
| 8.24.1.2 | · · · · · · · · · · · · · · · · · · · |      |
| 8.24.1.3 |                                       |      |
| 8.24.2   | Clock input                           |      |
| 8.24.3   | System PLL                            |      |
| 8.24.4   | Clock output                          |      |
| 8.24.5   | Power control                         |      |
| 8.24.5.1 | 1                                     |      |
| 8.24.5.2 | 1 1                                   |      |
| 8.24.5.3 |                                       |      |
| 8.24.5.4 | 1 1                                   |      |
| 8.24.6   | Wake-up process                       |      |
| 8.25     | System control                        |      |
| 8.25.1   | Reset                                 |      |
| 8.25.2   | Brownout detection                    |      |
| 8.25.3   | Code Read Protection - CRP            |      |
| 8.25.4   | APB interface                         |      |
| 8.25.5   | AHBLite                               |      |
| 8.26     | Emulation and debugging               |      |
| 9        | Limiting values                       |      |
| 10       | Thermal characteristics               |      |
| 11       | Static characteristics                |      |
| 11.1     | General operating conditions          |      |
| 11.2     | Power-up ramp conditions              |      |
| 11.3     | Power consumption                     |      |
| 11.4     | Peripheral power consumption          |      |
| 11.5     | Pin characteristics                   |      |
| 11.5.1   | Electrical pin characteristics        | . 58 |
| 12       | Dynamic characteristics               | . 61 |
| 12.1     | Flash memory                          | . 61 |
| 12.2     | FR0                                   |      |
| 12.3     | I/O pins                              |      |
| 12.4     | WKTCLKIN pin (wake-up clock input)    |      |
| 12.5     | l <sup>2</sup> C-bus                  |      |
| 12.6     | MIPI-I3C                              |      |
| 12.7     | SPI interfaces                        |      |
| 12.8     | USART interface (in synchronous mode) |      |
| 12.9     | Wake-up process                       |      |
| 13       | Characteristics of analog peripherals |      |
|          |                                       |      |

### continued >>

| 13.1<br>13.2<br>13.2.1 | BOD     ADC     ADC input impedance.             | 73<br>75 |
|------------------------|--------------------------------------------------|----------|
| 13.3                   | Comparator and internal voltage reference        |          |
| 14                     | Application information                          | 79       |
| 14.1                   | Start-up behavior                                | 79       |
| 14.2                   | XTAL oscillator                                  | 80       |
| 14.2.1                 | XTAL Printed Circuit Board (PCB) design          |          |
|                        | guidelines                                       | 81       |
| 14.2.2                 | XTAL input                                       | 81       |
| 14.3                   | Connecting power, clocks, and debug functions 81 |          |
| 14.4                   | I/O power consumption                            | 83       |
| 14.5                   | Termination of unused pins.                      | 83       |
| 14.6                   | Pin states in different power modes              | 84       |
| 15                     | Package outline                                  | 85       |
| 16                     | Soldering                                        | 88       |
| 17                     | Abbreviations                                    | 93       |
| 18                     | References                                       | 93       |
| 19                     | Revision history                                 | 94       |
| 20                     | Contents                                         | 95       |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP Semiconductors N.V. 2023.

#### All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 28 April 2023 Document identifier: LPC86x

### Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <u>http://www.nxp.com</u>.

### Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Suitability for use in non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

### Trademarks

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.

AMBA, Arm, Arm7, Arm7TDMI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamIQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKpro, µVision, Versatile — are trademarks or registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. The related technology may be protected by any or all of patents, copyrights, designs and trade secrets. All rights reserved.

**I2C-bus** — logo is a trademark of NXP B.V.

NXP SECURE CONNECTIONS FOR A SMARTER WORLD — is a trademark of NXP B.V.

# arm

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2021-2023.

### All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

> Date of release: April 2023 Document identifier: LPC86x