

## Chip Errata

MC68SZ3280L95JCE/D Rev. 1.2, 3/2004

MC68SZ328 Integrated Processor (DragonBall™): 0L95J Mask



**MOTOROLA** intelligence everywhere<sup>\*\*</sup>

digitaldna

This document details silicon errata information for the 0L95J mask of the MC68SZ328 (Dragonball<sup>TM</sup> Super VZ) integrated processor.

Erratum Number 6 has been updated since the last release of this document (Rev 1.1).

| Erratum<br>Number | Erratum Description                                                                                                                                                                                                                                                                                                                                                                             | Impact, Workaround, and Fix Status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1.                | Module: Chip-Select<br>Early Cycle Detection function for<br>Dynamic Memory (SDRAM and EDO<br>DRAM)<br>The chip-select module fails to support the<br>early cycle detection function for Dynamic<br>Memory: Program the ECDD bit of chip-<br>select control register 2 (0xFFFFF10C) to<br>1. In this case, SDRAM and EDO memory<br>access cycle cannot be further reduced by<br>one wait state. | Impact:<br>There is no impact. This function is originally designed to<br>further enhance the DRAM access performance.<br>Workaround:<br>There is no workaround for this issue.<br>Fix status:<br>The root cause of this design bug has been identified.<br>No solution is available.                                                                                                                                                                                                                             |  |  |
| 2.                | <b>Module: ASP</b><br>At QVDD=1.8V, the ADC can only<br>guarantee 8-bit accuracy.                                                                                                                                                                                                                                                                                                               | Impact:<br>The maximum resolution that can be provided to touch<br>the panel application is 256 x 256 (pixel).<br>Workaround:<br>There is no workaround for this issue.<br>Fix status:<br>No solution is available.                                                                                                                                                                                                                                                                                               |  |  |
| 3.                | Module: ASP<br>The maximum input voltage of U analog<br>input cannot be higher than QVDD<br>(Typical: 1.8 V).<br>If U input is higher than QVDD, it<br>introduces unexpected current offset to<br>Pen ADC during X and Y sampling and<br>affects the accuracy of digital data output.                                                                                                           | <ul> <li>Impact:</li> <li>Some applications such as battery measurement cannot be implemented by using direct connection of voltage output to U input. A potential divider is needed to limit the voltage range.</li> <li>Workaround:</li> <li>It is advised to limit the U channel input voltage to the range from 0 V to QVDD. This can be done by using potential divider circuitry.</li> <li>Fix status:</li> <li>The root cause of this design bug has been identified. No solution is available.</li> </ul> |  |  |

### Table 1. Silicon Errata to MC68SZ328 (OL95J Mask)

This document contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice. © Motorola, Inc., 2004. All rights reserved.



## Freescale Semiconductor, Inc.

| Erratum<br>Number | Erratum Description                                                                                                                                                                                           | Impact, Workaround, and Fix Status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 4.                | Module: USBD and DMA<br>Data corruption/loss occurs when doing<br>a DMA transfer with the USB module<br>with the EOBE bit (in the I/O channel<br>control register) enabled for packet size<br>of 32/64 bytes. | <ul> <li>Impact:<br/>Because the end-of-burst operation cannot be used in<br/>DMAC when enabled, the size of the OUT (from the host<br/>to the device) transfer and DMA burst length must<br/>already be defined rather than be controlled<br/>automatically by the USBD.</li> <li>Workaround:<br/>The workaround is to disable the EOB mechanism and<br/>use regular DMA transfer mode. In addition, the FIFO<br/>alarm must be set properly (so that both the EOF and<br/>the FIFO alarm generate a request to the DMA).</li> <li>To use the regular DMA transfer mode with the USB<br/>module, it is advised to:</li> <li>1) Clear the EOBE bit in the I/O channel control register.</li> <li>2) Set the burst length to packet size.</li> <li>3) Set the DMA count to the total number of bytes to be<br/>transferred.</li> <li>4) Set the USB_EPn_FALRM register of the USB<br/>module to the value of the FIFO size—packet size (for<br/>example, if you use a FIFO of size 128 and packet size<br/>is 32, the register should be set to 128-32=96).</li> <li>Fix status:<br/>The root cause of this design bug is being investigated.</li> </ul> |  |  |
| 5.                | Module: DMA<br>Cannot use the DMA to do transfers<br>when using an external DTACK signal<br>on the same chip-select.                                                                                          | Impact:<br>When the DMA is set to transfer data and the chip-select<br>for that channel is set to use an external DTACK signal,<br>the chip-select signal will assert during the DMA transfer<br>but it will never de-assert.<br>Workaround:<br>Use the CPU instead of using DMA to do transfers<br>between peripheral and memory when using an external<br>DTACK signal for that particular chip-select.<br>Fix status:<br>The root cause of this design bug has been identified.<br>No solution is available.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 6.                | Module: LCDC<br>VGA resolution cannot be supported.                                                                                                                                                           | Impact:<br>Flickering may be noticed when running an image at 640<br>x 480 resolution.<br>Workaround:<br>There is no workaround for this issue.<br>Fix status:<br>The root cause of this design bug has been identified.<br>No solution is available.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |

### Table 1. Silicon Errata to MC68SZ328 (OL95J Mask) (Continued)



# Freescale Semiconductor, Inc.

| Erratum<br>Number | Erratum Description                                                                                                    | Impact, Workaround, and Fix Status                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
|-------------------|------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7.                | Module: SDRAMC<br>Failure to send a self refresh command<br>to the SDRAM before the processor<br>goes into sleep mode. | Impact:<br>At times the SDRAM controller will not send self-refresh<br>commands to the SDRAM before the processor goes<br>into sleep mode. This will cause data loss since the<br>SDRAM will not be able to refresh.<br>Workaround:<br>A software workaround has been implemented to<br>bypass this issue. Please refer application note,<br>AN2550, for details on the workaround.<br>Fix status:<br>The root cause of this design bug has been identified.<br>No solution is available. |  |  |
| 8.                | Module: ASP<br>The Enhanced ADC is dependant on<br>ambient temperature.                                                | Impact:<br>The accuracy of the EADC can be compromised since it<br>cannot compensate over temperature.<br>Workaround:<br>There is no workaround for this issue.<br>Fix status:<br>The root cause of this design bug has been identified.<br>No solution is available.                                                                                                                                                                                                                     |  |  |

| Table 1. | Silicon I | Errata t | o MC68SZ | 328 (OL95J | Mask) | (Continued) |
|----------|-----------|----------|----------|------------|-------|-------------|
|          |           |          |          |            |       | (           |



#### HOW TO REACH US:

#### USA/EUROPE/LOCATIONS NOT LISTED:

Motorola Literature Distribution P.O. Box 5405, Denver, Colorado 80217 1-800-521-6274 or 480-768-2130

#### JAPAN:

Motorola Japan Ltd.; SPS, Technical Information Center, 3-20-1, Minami-Azabu, Minato-ku, Tokyo 106-8573, Japan 81-3-3440-3569

#### ASIA/PACIFIC:

Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre, 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong 852-26668334

#### HOME PAGE:

http://motorola.com/semiconductors

Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part.



Motorola and the Stylized M Logo are registered in the U.S. Patent and Trademark Office. All other product or service names are the property of their respective owners. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

© Motorola, Inc. 2004

MC68SZ3280L95JCE/D