# **INTEGRATED CIRCUITS** # **ERRATA SHEET** Date: 2008 Mar 10 Document Release: Version 1.2 Device Affected: P89LPC907 This errata sheet describes both the functional deviations and any deviations from the electrical specifications known at the release date of this document. Each deviation is assigned a number and its history is tracked in a table at the end of the document. 2008 Mar 10 #### **Identification:** The typical P89LPC907 devices have the following top-side marking: P89LPC907x x xxxxxxx xx xxYYWW R The last letter in the third line (field 'R') will identify the device revision. This Errata Sheet covers the following revisions of the P89LPC907: | Revision Identifier (R) | Comment | |-------------------------|-------------------------| | <b>'_'</b> | Initial device revision | Field 'YY' states the year the device was manufactured. Field 'WW' states the week the device was manufactured during that year. #### **Errata Overview - Functional Problems** | Functional<br>Problem | Short Description | fixed in revision | added | |-----------------------|------------------------------------------------------------|-------------------|-------| | I/O.1 | Port Configuration | none | v1.0 | | I/O.2 | Port 2.4 can draw additional power | none | v1.0 | | ICP.1 | ICP Global Erase | none | v1.0 | | RESET.1 | External reset does not function correctly when using DIVM | none | v1.1 | | DIVM.1 | Using DIVM in power-down mode | none | v1.2 | #### **Errata Overview - AC/DC Deviations** | AC/DC<br>Deviation | Short Description | fixed in revision | added | |--------------------|-------------------|-------------------|-------| | - | - | - | - | #### **Errata Notes** | Note | Short Description | added | |--------------------|----------------------------------|-------| | V <sub>DD</sub> .1 | V <sub>DD</sub> Power cycling. | v1.0 | | IRC.1 | Internal RC oscillator accuracy. | | #### **Functional Deviations of P89LPC907** I/O.1: Port Configuration Introduction: The I/O ports of the LPC907 can be configured to 4 different modes by writing to the PxM1 and PxM2 registers. The default mode after Reset is "Input Only". Problem: Coming out of Reset, the LPC907 port registers should be initialized as follows. Without executing this sequence, the LPC907 could consume additional power. Workaround: Initialize the LPC907 ports in two steps: Step 1: Configure all port registers with this initialization. ``` P0M1 = 0x00; // set P0 to quasi-bidirectional P1M1 = 0x00; // set P1 to quasi-bidirectional P2M1 = 0x00; // set P2 to quasi-bidirectional P3M1 = 0x00; // set P3 to quasi-bidirectional ``` Step 2: Configure the port pins on the LPC907 to their required mode <u>using only AND and OR</u> operations. Make sure to modify only the port pins available on the LPC907. I/O.2: Port 2.4 can draw addtional power Introduction: Port 2.4 is a general purpose I/O pin. Problem: P2.4 always has an active interanl pull-up, which will draw additional power when the port is written low. Workaround: No known workaround. ICP.1: ICP Global Erase Introduction: The LPC907 can be programmed using ICP (In Circuit Programming). One of the ICP functions is the Erase Global command, which will erase the entire chip including the security bytes and configuration information. Problem: When giving the Erase Global command through the ICP interface the LPC907 will not clear the busy flag and stay busy forever. Workaround: The workaround can be done in 4 steps: Step 1: Shift out the WR\_FMCON command followed by the Erase Global opcode. Step 2: Wait 5ms. Step 3: Do 8 dummy reads with the RD\_FMDATA\_I command. Step 4: Read FMCON until the busy flag gets cleared. Please also see figure 1 on the following page. Figure 1: Flowchart ICP Global Erase RESET.1: External reset does not function correctly when using DIVM Introduction: The LPC907 can be set up to use either an internal reset or an external reset pin on P1.5. The DIVM register can be used to divide down the internal CCLK down. Problem: When the LPC907 is configured to have an external reset pin on P1.5 and in the program the DIVM register is programmed to a value different from 0x00 to slow down CCLK, then the next reset pulse will not generate a proper reset for the LPC907. A power cycle has to be applied for the LPC907 to start up again properly. Workaround: Use the internal reset function. DIVM.1: Using DIVM in power-down mode Introduction: The LPC907 has a DIVM register that can be used to divide the cclk down. Using DIVM can greatly reduce power when in active mode. Problem: When DIVM is used in active mode and power-down mode is then entered the LPC907 can not be waken up from power down mode. Workaround: Before entering powerdown mode set DIVM back to 0x00. This way the LPC907will be operating full speed for one instruction before entering power-down mode. After the LPC907 has been waken up DIVM can be set back to its original value. # **Electrical and Timing Specification Deviations of P89LPC907** No known erratas. #### **Errata Notes** #### V<sub>DD</sub>.1: V<sub>DD</sub> Power cycling To generate a proper Power-On-Reset (POR), V<sub>DD</sub> must have dropped below 0.2V before being powered back up. Power-cycling without V<sub>DD</sub> having dropped below 0.2V may result in incorrect Program Counter values. Please also see the $V_{POR}$ specification in LPC936 Datasheet, DC electrical characteristics. Section 8.15 (Reset) states that during a power cycle, $V_{DD}$ must fall below $V_{POR}$ . #### IRC.1: Internal RC oscillator accuracy To be able to guarantee the Internal RC oscillator accuracy over the full operating range the $V_{DD}$ supply has to be decoupled sufficiently. Sufficient decoupling is dependant on the noise level in the application, typically a 1uF should be sufficient for most applications. Noise on the V<sub>DD</sub> supply pins can cause the Internal RC oscillator to go slightly outside of the specified range.