

Product data sheet

#### **Features**

- The KW47 product family is a low-power, highly secure, single-chip wireless MCU that integrates a high performance Bluetooth Low Energy version 6.0 radio and CAN FD for Automotive and Industrial applications.
- The family integrates a state-of-the-art, scalable security architecture including Arm<sup>®</sup> TrustZone<sup>®</sup>-M, a resource domain controller, and an isolated EdgeLock<sup>™</sup> Secure Enclave supporting hardware cryptographic accelerators, random number generators and key generation, storage and management and secure debug. Flash memory contents can optionally be stored as encrypted data and then decrypted on-the-fly enabling protection of sensitive data and algorithms.
- For automotive applications, two integrated FlexCAN supporting CAN and CAN FD compliant with the ISO 11898-1 standard. The on-chip, low-power UARTs have LIN capabilities. The family is AEC-Q100 Grade 2 automotive qualified, with an extended ambient operating temperature range up to +105 °C.

KW47B42ZBxAFTBx KW47B42Z8xAFTBx KW47B42Z8xAFTBx KW47Z420BxAFTBx KW47Z4209xAFTBx KW47Z4208xAFTBx



48 HVQFN 7 x 7 x 0.85 mm Pitch 0.5 mm Wettable Flanks

 The family integrates a Localization Compute Engine (LCE) featuring a digital signal processing (DSP) unit with a 64-bit SIMD data path for accelerating advanced Bluetooth<sup>®</sup> Channel Sounding algorithms via a high-performance vector and matrix operation library, including FFT, Eigenvalue Decomposition (EVD), and Hermitian matrix inverse.

### Application core

- Up to 96 MHz Arm Cortex®-M33 core
- · Up to 2 MB flash memory
- 264 KB SRAM
- TrustZone-M, IEEE 754 FPU, DSP, MPU, NVIC, SysTick
- 16 KB Code Cache to improve performance and efficiency
- · Secure Boot ROM

#### Low-power consumption (DCDC 3.3 V, 25 °C)

- · Transceiver current
  - Typical RX: 5.2 mA
  - Typical TX at 0 dBm: 5.38 mA and 15.75 mA at 10 dBm
- Less than 4 µA in power-down mode with real-time clock (RTC) active and 48 KB SRAM retention
- Less than 1.5 μA in Deep Power-Down mode with RTC active
- · Multiple power-down modes supporting currents as low as 300 nA
- Ultra-low leakage Smart Power Switch with less than 130 nA sleep current with exit from internal timer or GPIO.



#### Input supply voltage options:

- Integrated DCDC regulator 1.86–3.6 V providing power to Core\_LDO regulator, SYS\_LDO regulators, and Radio
- Integrated Core\_LDO regulator 1.25 V-3.6 V powering the core digital domain
- Integrated SYS\_LDO regulator 1.86 V to 3.6 V powering the SYS domain

#### **Human Machine Interface modules**

• 29 General-purpose input/output (GPIO)

#### Operating characteristics

- Temperature range (ambient): –40 °C to 105 °C
- Temperature range (junction): -40 °C to 125 °C
- DC/DC voltage range: 1.86 V to 3.6 V
- · LDO mode voltage range: 1.86 V to 3.6 V
- · Qualification: AEC-Q100 Grade 2

#### **EdgeLock Secure Enclave**

- · Secure boot and debug
- Trusted Resource Domain Controller (TRDC) providing programmable control mechanisms for independent processing domains including embedded memory and peripherals
  - Privilege/user
  - Data only
  - Execute only
  - Read-only access
  - Secure/Non-secure

#### Advanced flash access protection

- Write/Erase protection, Execute only, Data only access control
- Optional encryption and on-the-fly decryption using a PRINCE XEX block cipher mode
- · Hardware encryption and decryption
  - Symmetric Key Encryption
    - · AES-128/192/256
    - ∘ ECB, CBC, CTR, GCM, CMAC, and CCM Modes
  - Asymmetric Key Encryption
    - · ECC NIST P-192/224/256/384/521
    - · Curve25519
  - Key Exchange Algorithms
    - ECDH(E)
    - SPAKE2+
    - JPAKE
  - Digital Signature Algorithms
    - · ECDSA
    - · Ed25519

- Hash Algorithms
  - · SHA2-224/256/384/512
  - Poly1305
- · Secure key generation, storage, and management
- Pseudo (PRNG) and True Random Number Generator (TRNG) with 512-bits entropy supporting NIST SP 800-90A and SP 800-90B
- · Support for secure over-the-air (OTA) firmware updates
- Four digital tamper pins with optional interrupt and seconds timestamp upon trigger
- Universally Unique ID (UUID) programmed by NXP during factory programming
- · Factory Root of Trust programming

#### Communication interfaces

- Two FlexCAN with CAN and CAN FD supporting the full implementation of the CAN Specification Version 2.0, Part B. FD Support.
- Two Low Power UART (LPUART) modules with LIN support
- · Two Low Power SPI modules and one MIPI-I3C module
- Two Low Power I2C (LPI2C) modules supporting the System Management Bus (SMBus) Specification, version 2
- One programmable FlexIO module supporting emulation of UART, I2C, SPI, Camera IF, LCD RGB, PWM/Waveform generation

#### Clocks

- · 32 MHz RF crystal oscillator
- · 32.768 kHz crystal oscillator
- Internal 192 MHz high frequency free running oscillator providing 48/64/96 MHz clock
- Internal low power free running oscillator providing 32 kHz clock

#### System peripherals

- DC/DC converter supporting buck and bypass operating modes
- Asynchronous DMA controller with per channel access permissions (secure/non-secure)
- Two internal and one external watchdog monitors
- · Nested vectored interrupt controller
- · Wake-up unit for power-down modes

#### **Timers**

- Two 6-channel 32-bit timers (TPM) with PWM capability and DMA support
- Three 32-bit low-power timers (LPTMR) or pulse counters with compare features
- · 4-channel 32-bit low-power periodic interrupt timer (LPIT) with DMA support
- · 32-bit seconds real time counter (RTC) with 32-bit alarm and independent power supply
- Signal frequency analyzer (SFA) provides facilities for measurement of clock period/frequency as well as time between triggers

#### Safety

- Memory Protection Unit (MPU)
- · Register write protection

- · Illegal memory access
- · Flash area protection
- SRAM Error Correction Code (ECC)
- · Clock Frequency Accuracy Measurement Circuit (CAC) using Signal Frequency Analyzer (SFA) module
- · Cyclic Redundancy Check (CRC) calculator
- · Two internal, independent and one external watchdog timer
- · Clock loss detection
- · Main oscillator stop detection (Loss of lock detection)
- · Low voltage / high voltage detection

#### Bluetooth Low Energy radio core

- · Factory-programmed IEEE MAC address
- Dedicated CM33 core running at up to 64 MHz
- · 512 kB Flash supporting upgradable software radio
- 171 KB SRAM optimized for link layer support
- · Up to 24 simultaneous connections
- -106 dBm 125 kbps Long Range Receive Sensitivity
- -102 dBm 500 kbps Long Range Receive Sensitivity
- -97.5 dBm 1 Mbps Receive Sensitivity
- –95 dBm 2 Mbps Receiver Sensitivity
- Programmable Transmit Output Power up to +10 dBm
- Data Rates: 125 kbps, 500 kbps, 1 Mbps, and 2 Mbps
- Modulation Types: 2 Level FSK, GFSK, MSK, GMSK
- · Integrated memories in radio containing Bluetooth LE Controller Stack and radio drivers
- · On-chip balun with single ended bidirectional RF port
- · Low external component counts for low cost, small form-factor designs

#### **Channel Sounding capabilities**

- CS Step for time and frequency synchronization Mode 0 supported
- · RTT packet exchange Mode 1 supported
- · Tone exchange (Phase Based Ranging) Mode 2 supported
- RTT and tone exchange Mode 3 supported
- Number of antenna paths N\_AP 1, 2, 4
- Antenna Configurations 1x1, 1x2, 1x4, 2x1, 4x1, 2x2
- Channel map specifies which channels are used or excluded Channel\_Map supported
- · Channel Sounding Initiator CS Initiator supported
- · Channel Sounding Reflector CS Reflector supported
- · Modulation supported in mode 0, mode 1 and mode 3 packets 1 Mbps, 2 Mbps CS SYNC PHY supported
- CS SYNC packet payload (HW support) RTT\_TYPE Access Address only Random Sequence 32, 64, 96 and 128 bit

- RTT\_AA\_Only\_N, RTT\_Random\_Payload\_N 10 ns time-of-flight precision requirement RTT\_Capability supported Channel Sounding security up to level 4
- Channel selection algorithm for mode 0 steps #3A
- · Channel selection algorithm for non-mode 0 steps #3B, #3C
- · Tone quality indicator TQI low and high supported
- Normalized Attack Detection Metric (phase-based) NADM supported
- Bluetooth LE specification allows repeating the procedure multiple times in a controlled way Procedure Repeat supported
- Frequency Actuation Error bit indicates whether the device supports mode-0 FAE tables No\_FAE supported
- Time allocated to swap channel  $T_FCS$  50, 80, 150  $\mu s$
- Interlude time allocated between RTT packets from initiator device and reflector device T\_IP1 40, 80, 145 μs
- Interlude time allocated between tone TX from initiator device and reflector device T\_IP2 40, 80, 145 μs
- Phase measurement time T\_PM 20, 40 μs
- Time allocated for Power Amplifier ramp-down T\_RD 5 μs
- Guard time between tone and packet transmission, in mode 0 and mode 3 steps T\_GD 10 µs
- Antenna switching time T\_SW 2, 4, 10 μs
- Frequency measurement time in mode 0 step T\_FM 80 μs
- CS SYNC packet (Access Address) duration T\_SY 44 μs(1M CS SYNC PHY), 26 μs(2M CS SYNC PHY)

#### **Analog modules**

- 16-bit single ended SAR Analog-to-Digital Converter (ADC) up to 2 Msps
- Two high-speed Analog Comparators (CMP) with 8-bit Digital-to-Analog Converter (DAC)
- 1.0 V to 2.1 V Voltage Reference (Vref)

#### **Target applications**

- · Automotive
  - Secure Car Access
  - Keyless Entry
  - Passive Entry/Passive Start (PEPS) Systems
  - Wireless Battery Management Systems (WBMS)
- Industrial/IoT
  - Positioning/Localization
  - Building Control and Monitoring
  - Process/Factory Automation
  - Access Control

Table 1. Ordering information of radio parts [1],[2]

| Part number     | Radio<br>Protocol | FLASH<br>(KB)    | SRAM<br>(KB)       | LCE | Package/Pin<br>Count              | CAN | Qualification       | Packaging<br>Type |
|-----------------|-------------------|------------------|--------------------|-----|-----------------------------------|-----|---------------------|-------------------|
| KW47B42ZB7AFTBT | Bluetooth<br>6.0  | 2 MB +<br>512 KB | 264 KB +<br>171 KB | Yes | 7x7 48-pin<br>HVQFN<br>"Wettable" | Yes | AEC-Q100<br>Grade 2 | Tray              |
| KW47B42ZB7AFTBR | Bluetooth<br>6.0  | 2 MB +<br>512 KB | 264 KB +<br>171 KB | Yes | 7x7 48-pin<br>HVQFN<br>"Wettable" | Yes | AEC-Q100<br>Grade 2 | Tape and<br>Reel  |
| KW47B42ZB6AFTBT | Bluetooth<br>6.0  | 2 MB +<br>512 KB | 264 KB +<br>171 KB | Yes | 7x7 48-pin<br>HVQFN<br>"Wettable" | No  | AEC-Q100<br>Grade 2 | Tray              |
| KW47B42ZB6AFTBR | Bluetooth<br>6.0  | 2 MB +<br>512 KB | 264 KB +<br>171 KB | Yes | 7x7 48-pin<br>HVQFN<br>"Wettable" | No  | AEC-Q100<br>Grade 2 | Tape and<br>Reel  |
| KW47B42Z97AFTBT | Bluetooth<br>6.0  | 1 MB +<br>512 KB | 264 KB +<br>171 KB | Yes | 7x7 48-pin<br>HVQFN<br>"Wettable" | Yes | AEC-Q100<br>Grade 2 | Tray              |
| KW47B42Z97AFTBR | Bluetooth<br>6.0  | 1 MB +<br>512 KB | 264 KB +<br>171 KB | Yes | 7x7 48-pin<br>HVQFN<br>"Wettable" | Yes | AEC-Q100<br>Grade 2 | Tape and<br>Reel  |
| KW47B42Z96AFTBT | Bluetooth<br>6.0  | 1 MB +<br>512 KB | 264 KB +<br>171 KB | Yes | 7x7 48-pin<br>HVQFN<br>"Wettable" | No  | AEC-Q100<br>Grade 2 | Tray              |
| KW47B42Z96AFTBR | Bluetooth<br>6.0  | 1 MB +<br>512 KB | 264 KB +<br>171 KB | Yes | 7x7 48-pin<br>HVQFN<br>"Wettable" | No  | AEC-Q100<br>Grade 2 | Tape and<br>Reel  |
| KW47B42ZB3AFTBT | Bluetooth<br>6.0  | 2 MB +<br>512 KB | 264 KB +<br>171 KB | No  | 7x7 48-pin<br>HVQFN<br>"Wettable" | Yes | AEC-Q100<br>Grade 2 | Tray              |
| KW47B42ZB3AFTBR | Bluetooth<br>6.0  | 2 MB +<br>512 KB | 264 KB +<br>171 KB | No  | 7x7 48-pin<br>HVQFN<br>"Wettable" | Yes | AEC-Q100<br>Grade 2 | Tape and<br>Reel  |
| KW47B42ZB2AFTBT | Bluetooth<br>6.0  | 2 MB +<br>512 KB | 264 KB +<br>171 KB | No  | 7x7 48-pin<br>HVQFN<br>"Wettable" | No  | AEC-Q100<br>Grade 2 | Tray              |
| KW47B42ZB2AFTBR | Bluetooth<br>6.0  | 2 MB +<br>512 KB | 264 KB +<br>171 KB | No  | 7x7 48-pin<br>HVQFN<br>"Wettable" | No  | AEC-Q100<br>Grade 2 | Tape and<br>Reel  |
| KW47B42Z83AFTBT | Bluetooth<br>6.0  | 1 MB +<br>512 KB | 136 KB +<br>171 KB | No  | 7x7 48-pin<br>HVQFN<br>"Wettable" | Yes | AEC-Q100<br>Grade 2 | Tray              |
| KW47B42Z83AFTBR | Bluetooth<br>6.0  | 1 MB +<br>512 KB | 136 KB +<br>171 KB | No  | 7x7 48-pin<br>HVQFN<br>"Wettable" | Yes | AEC-Q100<br>Grade 2 | Tape and<br>Reel  |

<sup>[1]</sup> To confirm current availability of orderable part numbers, go to http://www.nxp.com and perform a part number search.

© 2025 NXP B.V. All rights reserved.

[2] Devices with prefix "P" are pre-qualification devices. Fully qualified general market flow devices will not include this "P" prefix.

Table 2. Ordering information of non-radio parts [1],[2]

| Part number     | FLASH<br>(KB)    | SRAM<br>(KB)       | LCE | Package/Pin Count           | CAN | Qualification       | Packaging<br>Type |
|-----------------|------------------|--------------------|-----|-----------------------------|-----|---------------------|-------------------|
| KW47Z420B3AFTBR | 2 MB +<br>512 KB | 264 KB +<br>171 KB | No  | 7x7 48-pin HVQFN "Wettable" | Yes | AEC-Q100<br>Grade 2 | Tape and<br>Reel  |
| KW47Z420B3AFTBT | 2 MB +<br>512 KB | 264 KB +<br>171 KB | No  | 7x7 48-pin HVQFN "Wettable" | Yes | AEC-Q100<br>Grade 2 | Tray              |
| KW47Z420B2AFTBR | 2 MB +<br>512 KB | 264 KB +<br>171 KB | No  | 7x7 48-pin HVQFN "Wettable" | No  | AEC-Q100<br>Grade 2 | Tape and<br>Reel  |
| KW47Z420B2AFTBT | 2 MB +<br>512 KB | 264 KB +<br>171 KB | No  | 7x7 48-pin HVQFN "Wettable" | No  | AEC-Q100<br>Grade 2 | Tray              |
| KW47Z42092AFTBR | 1 MB +<br>512 KB | 264 KB +<br>171 KB | No  | 7x7 48-pin HVQFN "Wettable" | No  | AEC-Q100<br>Grade 2 | Tape and<br>Reel  |
| KW47Z42092AFTBT | 1 MB +<br>512 KB | 264 KB +<br>171 KB | No  | 7x7 48-pin HVQFN "Wettable" | No  | AEC-Q100<br>Grade 2 | Tray              |
| KW47Z42082AFTBR | 1 MB +<br>512 KB | 136 KB +<br>171 KB | No  | 7x7 48-pin HVQFN "Wettable" | No  | AEC-Q100<br>Grade 2 | Tape and<br>Reel  |
| KW47Z42082AFTBT | 1 MB +<br>512 KB | 136 KB +<br>171 KB | No  | 7x7 48-pin HVQFN "Wettable" | No  | AEC-Q100<br>Grade 2 | Tray              |

<sup>[1]</sup> To confirm current availability of orderable part numbers, go to http://www.nxp.com and perform a part number search.

#### Note:

- In case of Tray 7x7 48-pin HVQFN "Wettable" Minimum Package Quantity is 260 pcs
- In case of Tape and Reel 7x7 48-pin HVQFN "Wettable" Minimum Package Quantity is 2 kpcs

Table 3. Device revision number

| Device Mask Set Number | SIM_SDID[REVID] |
|------------------------|-----------------|
| 3P57K                  | 2b'11           |

Table 4. Related resources

| Туре                            | Description                                                                                                               | Resource   |
|---------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------|
| Reference<br>Manual             | The Reference Manual contains a comprehensive description of the structure and function (operation) of a device.          | KW47RM     |
| Data Sheet                      | The Data Sheet includes electrical characteristics and signal connections.                                                | KW47       |
| Security<br>Reference<br>Manual | The Security Reference Manual contains a comprehensive description of the security architecture and function of a device. | KW47SRM    |
| Chip Errata                     | The chip mask set Errata provides additional or corrective information for a particular device mask set.                  | KW47_3P57K |

<sup>[2]</sup> Devices with prefix "P" are pre-qualification devices. Fully qualified general market flow devices will not include this "P" prefix.

Table 4. Related resources ...continued

| Туре               | Description                                          | Resource               |
|--------------------|------------------------------------------------------|------------------------|
| Package<br>drawing | Package dimensions are provided in package drawings. | 48 HVQFN:SOT619-17(DD) |



# 1 Ratings

## 1.1 Thermal handling ratings

Table 5. Thermal handling ratings

| Symbol           | Description                   | Min. | Max. | Unit | Notes |
|------------------|-------------------------------|------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | -55  | 150  | °C   | [1]   |
| T <sub>SDR</sub> | Solder temperature, lead-free | _    | 260  | °C   | [2]   |

<sup>[1]</sup> Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.

## 1.2 Moisture handling ratings

Table 6. Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | _    | 3    | _    | [1]   |

<sup>[1]</sup> Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

## 1.3 ESD and Latch-Up ratings

Table 7. ESD and Latch-Up ratings

| Description                                                       | Rating           | Notes |
|-------------------------------------------------------------------|------------------|-------|
| Electrostatic discharge voltage, human body model                 | ±2000 V          | [1]   |
| Electrostatic discharge voltage, charged-device model             | ±500 V           | [2]   |
| Latch-up immunity level (Class II at 125 °C junction temperature) | Immunity Level A | [3]   |

<sup>[1]</sup> Determined according to JEDEC Standard JS-001-2023, For Electrostatic Discharge (ESD) Sensitivity Testing, Human Body Model (HBM) - Component Level.

## 1.4 Voltage and current maximum ratings

Table 8. Voltage and current maximum ratings

| Symbol           | Description                                     | Min. | Max.                | Unit |
|------------------|-------------------------------------------------|------|---------------------|------|
| VDD_CORE         | Supply voltage for most digital domains         | -0.3 | 1.26                | V    |
| VDD_SYS          | Supply voltage for PMC, EFUSE, SRTC, and FROs   | -0.3 | 1.98 <sup>[1]</sup> | V    |
| VDD_DCDC         | Supply voltage for DCDC regulator               | -0.3 | 3.63                | V    |
| VDD_IO_D         | Supply voltage for LDO_SYS regulator, and PortD | -0.3 | 3.63                | V    |
| VDD_LDO_C<br>ORE | Supply voltage for LDO_CORE regulator           | -0.3 | 3.63                | V    |
| VDD_RF           | Supply voltage for OSC and radio analog         | -0.3 | 3.6                 | V    |

<sup>[2]</sup> Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

<sup>[2]</sup> Determined according to JEDEC Standard JS-002-2022, For Electrostatic Discharge (ESD) Sensitivity Testing, Charged-Device Model (CDM) - Device Level

<sup>[3]</sup> Determined according to JEDEC Standard JESD78F, IC Latch-Up Test.

Table 8. Voltage and current maximum ratings...continued

| Symbol          | Description                                                 | Min.                | Max.               | Unit |
|-----------------|-------------------------------------------------------------|---------------------|--------------------|------|
| VPA_2P4GH<br>Z  | Supply voltage for 2.4 GHz radio power amplifier            | -0.3                | 2.8                | V    |
| VDD_IO_ABC      | Supply voltage for Port A, Port B, Port C, Flash and CMP0/1 | -0.3                | 3.63               | V    |
| VDD_ANA         | Supply voltage for ADC, DAC, and VREF                       | -0.3                | 3.63               | V    |
| V <sub>IN</sub> | Port input voltage                                          | -0.3                | 3.63 [2]           | V    |
| I <sub>D</sub>  | Maximum current single pin limit (digital output pins)      | -25                 | 25                 | mA   |
| VOUT_SWIT       | Smart power switch output voltage                           | 1.78 <sup>[3]</sup> | 3.6 <sup>[3]</sup> | V    |

<sup>[1]</sup> The part supports 2.75 V for up to 20 s over lifetime to allow fuse programming.

## 1.5 Required Power-On-Reset (POR) sequencing

When VDD\_CORE is supplied by one of the internal regulators, VDD supply inputs can be powered up in any order. VDD supply inputs on power-up must not exceed VDD voltage maximums.

When powering VDD\_CORE with an external supply, VDD\_CORE must not be enabled until VDD\_IO\_ABC ≥ 1.65 V, as shown below.



<sup>[2]</sup> The Max. of the V<sub>IN</sub> cannot be greater than the voltage applied to the VDD\_IO\_*x*. [3] Current loading is less than 40 mA.

### 1.6 Power sequence

Table 9. Power sequence

| Symbol                | Description                             | Order in sequence | Notes |
|-----------------------|-----------------------------------------|-------------------|-------|
| VDD_SWITCH            | Smart Power Switch input                | 1                 | [1]   |
| VDD_DCDC/<br>VDD_IO_D | DCDC / PORT D / LDO_SYS regulator input | 2                 | [1]   |
| VDD_IO_ABC            | Ports A, B, and C power rail input      | 2                 | [1]   |
| VDD_ANA               | Analog source input                     | 2                 | [1]   |
| VDD_LDO_COR<br>E      | Core power rail input                   | 2                 | [1]   |
| VDD_RF                | RF power rail input                     | 3                 | [1]   |
| VPA_2P4GHz            | RF PA voltage input                     | 4                 | [1]   |

<sup>[1]</sup> All domains can be powered at the same time. If external sources are used, make sure they start at the same time or they follow the order in the sequence.

## 2 General

### 2.1 AC electrical characteristics

Unless specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.



## 2.2 Nonswitching electrical specifications

### 2.2.1 Voltage and current operating requirements

Table 10. Voltage and current operating requirements

| Symbol   | Description                    | Min.  | Max. | Unit | Notes |
|----------|--------------------------------|-------|------|------|-------|
| VDD_CORE | VDD_CORE input supply voltage  |       |      | V    | _     |
|          | Mid Drive (1.05 V) Operation   | 1.0   | 1.1  |      |       |
|          | Normal Drive (1.1 V) Operation | 1.045 | 1.15 |      |       |

Table 10. Voltage and current operating requirements...continued

| Symbol            | Description                                                                                                                                                          | Min.                                | Max.                                       | Unit | Notes    |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|--------------------------------------------|------|----------|
| VDD_SYS           | Supply voltage for System Voltage Domain  Normal mode  Fuse Programming                                                                                              | 1.71<br>2.25                        | 1.98<br>2.75                               | V    | _        |
| VDD_DCDC          | Supply voltage DCDC regulator                                                                                                                                        | 1.86                                | 3.6                                        | V    | _        |
| VDD_IO_D          | Supply voltage for LDO_SYS regulator, PortD                                                                                                                          | 1.86                                | 3.6                                        | V    | _        |
| VDD_LDO_<br>CORE  | Supply voltage for LDO_CORE regulator                                                                                                                                | 1.25                                | 3.6                                        | V    | _        |
| VDD_RF            | Supply voltage for OSC and radio analog                                                                                                                              | 1.187                               | 3.6                                        | V    | _        |
| VPA_2P4GH<br>z    | Supply voltage for 2.4 GHz radio power amplifier                                                                                                                     | 0.9                                 | 2.4                                        | V    | _        |
| VDD_IO_AB<br>C    | Supply voltage for PortA, PortB, Port C, and CMPs                                                                                                                    | 1.71                                | 3.6                                        | V    | [1]      |
| VDD_ANA           | Supply voltage for ADC, DAC, and VREF                                                                                                                                | 1.71                                | 3.6                                        | V    | _        |
| VSS -<br>VSS_ANA  | VSS-to-VSS_ANA differential voltage                                                                                                                                  | -0.1                                | 0.1                                        | V    | _        |
| V <sub>IH</sub>   | <ul> <li>Input high voltage</li> <li>1.71 V ≤ VDD_IO_ABC ≤ 3.6 V</li> <li>1.86 V ≤ VDD_IO_D ≤ 3.6 V</li> </ul>                                                       | 0.7 × VDD_I<br>O_ABC<br>0.7 × VDD_I | _                                          | V    | [2]      |
| V <sub>IL</sub>   | Input low voltage  • 1.71 V ≤ VDD_IO_ABC ≤ 3.6 V  • 1.86 V ≤ VDD_IO_D ≤ 3.6 V                                                                                        | O_D                                 | 0.3 × VDD_I<br>O_ABC<br>0.3 × VDD_I<br>O_D | V    | [2]      |
| V <sub>HYS</sub>  | Input hysteresis                                                                                                                                                     | 0.1 × VDD_I<br>O_ <i>X</i>          | _                                          | V    | _        |
| I <sub>ICIO</sub> | IO pin DC injection current — single pin  • V <sub>IN</sub> < VSS – 0.3 V (negative current injection)  • V <sub>IN</sub> > VDD + 0.3 V (positive current injection) | 0 —                                 | _<br>0                                     | mA   | [3], [4] |
| V <sub>ODPU</sub> | Open drain pullup voltage level                                                                                                                                      | VDD_IO_X                            | VDD_IO_X                                   | V    | [5]      |

<sup>[1]</sup> If none of the PortA, PortB, and PortC pins are being used, then the VDD\_IO\_ABC can be left floating.

<sup>[2]</sup> VIH and VIL for PTD0 are based of VDD\_SYS instead of VDD\_IO\_D.

<sup>[3]</sup> All I/O pins are internally clamped to VSS and VDD\_IO\_x through an ESD protection diode. If V<sub>IN</sub> is greater than VDD\_IO\_x\_MIN(= VSS - 0.3 V) or is less than VDD\_IO\_x\_MAX(= VDD + 0.3 V), then there is no need to provide current limiting resistors at the pads. If this limit cannot be observed, then a current limiting resistor is required.

<sup>[4]</sup> This device does not allow pin injection current. User must ensure that VIN is kept within the Voltage Maximum Ratings.

<sup>[5]</sup> Open drain outputs must be pulled to whichever supply voltage corresponds to that IO, VDD\_IO\_X as appropriate.

## 2.2.2 HVD, LVD, and POR operating requirements

The device includes Low-Voltage Detection (LVD) and High-Voltage Detection (HVD) power supervisor circuits for following power supplies:

- VDD\_IO\_ABC
- VDD\_CORE
- VDD\_SYS

For VDD\_SYS, it has Power-On-Reset (POR) power supervisor circuits.

Table 11. VDD\_IO\_ABC supply HVD, LVD, and POR Operating Ratings

| Symbol                           | Description                                                          | Min.  | Тур.  | Max.  | Unit | Notes |
|----------------------------------|----------------------------------------------------------------------|-------|-------|-------|------|-------|
| V <sub>HVDH_IO_</sub> A<br>BC    | VDD_IO_ABC Rising high-voltage detect threshold                      | 3.730 | 3.810 | 3.890 | V    | _     |
| V <sub>HVDH_HYS</sub>            | VDD_IO_ABC High-voltage inhibit reset/recover hysteresis             | _     | 38    | _     | mV   | _     |
| V <sub>LVDH_IO_A</sub>           | VDD_IO_ABC Falling low-voltage detect threshold - high range         | 2.567 | 2.619 | 2.673 | V    | _     |
| V <sub>LVDH_HYS</sub>            | VDD_IO_ABC Low-voltage inhibit reset/recover hysteresis - high range | _     | 27    | _     | mV   | _     |
| V <sub>LVDL_IO_A</sub>           | VDD_IO_ABC Falling low-voltage detect threshold - low range          | 1.618 | 1.651 | 1.684 | V    | _     |
| V <sub>LVDV_HYS</sub><br>_IO_ABC | VDD_IO_ABC Low-voltage inhibit reset/recover hysteresis - low range  | _     | 20    | _     | mV   | _     |

Table 12. VDD\_CORE supply HVD and LVD Operating Ratings

| Symbol                     | Description                                                   | Min.  | Тур.  | Max.  | Unit | Notes |
|----------------------------|---------------------------------------------------------------|-------|-------|-------|------|-------|
| V <sub>HVD_CORE</sub>      | VDD_CORE Rising high-voltage detect threshold (HVD assertion) |       |       |       | V    | [1]   |
|                            | Target VDD_CORE = 1.05 V                                      | 4.000 | 4.057 | 4.005 |      |       |
|                            | Target VDD_CORE = 1.1 V                                       | 1.230 | 1.257 | 1.285 |      |       |
|                            |                                                               | 1.230 | 1.257 | 1.285 |      |       |
| V <sub>HVD_HYS_</sub> CORE | VDD_CORE High-voltage inhibit reset/recover hysteresis        |       |       |       | mV   | [1]   |
|                            | Target VDD_CORE = 1.05 V                                      | _     | 14    | _     |      |       |
|                            | Target VDD_CORE = 1.1 V                                       | _     | 14    | _     |      |       |
| V <sub>LVD_CORE</sub>      | VDD_CORE Falling low-voltage detect                           |       |       |       | V    | _     |
|                            | threshold (LVD assertion)                                     | 0.944 | 0.963 | 0.983 |      |       |
|                            | Target VDD_CORE = 1.05 V                                      | 0.989 | 1.009 | 1.029 |      |       |
|                            | Target VDD_CORE = 1.1 V                                       | 0.969 | 1.009 | 1.029 |      |       |
| V <sub>LVD_HYS_CORE</sub>  | VDD_CORE Low-voltage inhibit reset/<br>recover hysteresis     |       |       |       | mV   | _     |

Table 12. VDD\_CORE supply HVD and LVD Operating Ratings...continued

| Symb | ol Description           | Min. | Тур. | Max. | Unit | Notes |
|------|--------------------------|------|------|------|------|-------|
|      | Target VDD_CORE = 1.05 V | _    | 14   | _    |      |       |
|      | Target VDD_CORE = 1.1 V  | _    | 14   | _    |      |       |
|      |                          |      |      |      |      |       |

<sup>[1]</sup> Same value applies to all conditions.

Table 13. VDD\_SYS supply HVD and LVD Operating Ratings

| Symbol                   | Description                                                  | Min.  | Тур.  | Max.  | Unit | Notes |
|--------------------------|--------------------------------------------------------------|-------|-------|-------|------|-------|
| V <sub>HVD_SYS</sub>     | VDD_SYS Rising high-voltage detect threshold (HVD assertion) |       |       |       | V    | [1]   |
|                          | Target VDD_SYS = 1.8 V                                       | 2.035 | 2.077 | 2.120 |      |       |
| V <sub>HVD_HYS_SYS</sub> | VDD_SYS High-voltage inhibit reset/recover hysteresis        | _     | 22    | _     | mV   | _     |
| V <sub>POR_SYS</sub>     | Falling VDD_SYS POR detect voltage (POR assertion)           | 0.8   | 1.0   | 1.5   | V    | _     |
| V <sub>LVD_SYS</sub>     | VDD_SYS Falling low-voltage detect threshold (LVD assertion) |       |       |       | V    | _     |
|                          | Target VDD_SYS = 1.8 V                                       | 1.616 | 1.649 | 1.683 |      |       |
| V <sub>LVD_HYS_SYS</sub> | VDD_SYS Low-voltage inhibit reset/recover hysteresis         | _     | 19    | _     | mV   | _     |
| V <sub>BG</sub>          | Bandgap voltage reference voltage                            | _     | 1.0   | _     | V    | _     |

<sup>[1]</sup> When fuses are being programmed VDD\_SYS is raised to 2.5 V nominal. This is outside the HVD bounds, so HVD detection for VDD\_SYS must be disabled when programming fuses.

## 2.2.3 Voltage and current operating behaviors

Table 14. Voltage and current operating behaviors

| Symbol          | Description                                                                                                                                                                                                       | Min.                                           | Тур.        | Max.        | Unit | Notes   |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-------------|-------------|------|---------|
| V <sub>OH</sub> | Output high voltage — Normal drive strength  • 2.7 V ≤ VDD_IO_X ≤ 3.6 V, I <sub>OH</sub> = 3.5 mA  • 1.71 V ≤ VDD_IO_ABC < 2.7 V, I <sub>OH</sub> = 2 mA  • 1.86 V ≤ VDD_IO_D < 2.7 V, I <sub>OH</sub> = 2 mA     | VDD_IO_X - 0.5  VDD_IO_X - 0.5  VDD_IO_X - 0.5 | _<br>_<br>_ | _<br>_<br>_ | V    | [1]     |
| V <sub>OH</sub> | Output high voltage — High drive strength  • 2.7 V ≤ VDD_IO_X ≤ 3.6 V, I <sub>OH</sub> = 5.5 mA  • 1.71 V ≤ VDD_IO_ABC < 2.7 V, I <sub>OH</sub> = 3.25 mA  • 1.86 V ≤ VDD_IO_D < 2.7 V, I <sub>OH</sub> = 3.25 mA | VDD_IO_X<br>- 0.5<br>VDD_IO_X<br>- 0.5         | -<br>-<br>- | -<br>-<br>- | V    | [1],[2] |

Table continues on the next page...

Table 14. Voltage and current operating behaviors...continued

| Symbol                | Description                                                                                                                                                                                                    | Min.                      | Тур.        | Max.              | Unit | Notes       |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------------|-------------------|------|-------------|
|                       |                                                                                                                                                                                                                | VDD_IO_ <i>X</i><br>- 0.5 |             |                   |      |             |
| I <sub>OHT</sub>      | Output high current total for all ports                                                                                                                                                                        | _                         | _           | 100               | mA   | _           |
| V <sub>OL</sub>       | Output low voltage — Normal drive strength  • 2.7 V ≤ VDD_IO_X ≤ 3.6 V, I <sub>OL</sub> = 4 mA  • 1.71 V ≤ VDD_IO_ABC < 2.7 V, I <sub>OL</sub> = 2.5 mA  • 1.86 V ≤ VDD_IO_D < 2.7 V, I <sub>OL</sub> = 2.5 mA | -<br>-<br>-               | -<br>-<br>- | 0.5<br>0.5<br>0.5 | V    | [1],[3]     |
| V <sub>OL</sub>       | Output low voltage — High drive strength  • 2.7 V ≤ VDD_IO_X ≤ 3.6 V, I <sub>OL</sub> = 6 mA  • 1.71 V ≤ VDD_IO_ABC < 2.7 V, I <sub>OL</sub> = 3.75 mA  • 1.86 V ≤ VDD_IO_D < 2.7 V, I <sub>OL</sub> = 3.75 mA | _<br>_<br>_               | _<br>_<br>_ | 0.5<br>0.5<br>0.5 | V    | [1],[3],[2] |
| I <sub>OLT</sub>      | Output low current total for all ports                                                                                                                                                                         | _                         | _           | 100               | mA   | _           |
| I <sub>IN</sub>       | Input leakage current (per pin) for full temperature range                                                                                                                                                     | _                         |             | 1                 | μΑ   | [4]         |
| I <sub>IN</sub>       | Input leakage current (per pin) at 25 °C                                                                                                                                                                       | _                         | _           | 0.025             | μΑ   | [4]         |
| I <sub>IN</sub>       | Input leakage current (total all pins) for full temperature range                                                                                                                                              | _                         | _           | 41                | μΑ   | [4]         |
| I <sub>OZ</sub>       | Hi-Z (off-state) leakage current (per pin)                                                                                                                                                                     | _                         | _           | 1                 | μΑ   | _           |
| R <sub>PU</sub>       | Internal pullup resistors                                                                                                                                                                                      | 33                        | 50          | 75                | kΩ   | _           |
| R <sub>PU</sub> (I3C) | Internal pullup resistors                                                                                                                                                                                      | 1.1                       | 2           | 2.833             | kΩ   | [5]         |
| R <sub>PD</sub>       | Internal pulldown resistors                                                                                                                                                                                    | 33                        | 50          | 75                | kΩ   | _           |
| R <sub>HPU</sub>      | High-resistance pullup option (PORTx_PCRy[PV] = 1)                                                                                                                                                             | 0.67                      | _           | 1.5               | ΜΩ   | [6]         |
| R <sub>HPD</sub>      | High-resistance pulldown option (PORTx_PCRy[PV] = 1)                                                                                                                                                           | 0.67                      | _           | 1.5               | ΜΩ   | [6]         |

<sup>[1]</sup> When setting DSE1=1, the same VOH / VOL is met with IOH / IOL at 4x.

## 2.2.4 On-chip regulator electrical specifications

<sup>[2]</sup> RTC signals are always configured in high drive m [3] Open drain outputs must be pulled to VDD\_IO\_X. RTC signals are always configured in high drive mode.

Measured at  $VDD_IO_X = 3.6 \text{ V}$ .

<sup>[5]</sup> Only I3C pins support this option.
[6] Only Port D pins support this option.

#### 2.2.4.1 DCDC converter specifications

Table 15. DCDC Converter Specifications

| Symbol                 | Description                                                                                      | Min.        | Тур.      | Max.      | Unit     | Notes    |
|------------------------|--------------------------------------------------------------------------------------------------|-------------|-----------|-----------|----------|----------|
| V <sub>DD_DCDC</sub>   | DCDC input voltage                                                                               | 1.86        | _         | 3.6       | V        |          |
| V <sub>OUT_DCDC</sub>  | DCDC output voltage                                                                              |             |           |           |          | [1], [2] |
|                        | 1.25 V                                                                                           | 1.1875      | 1.25      | 1.3125    | V        |          |
|                        | 1.35 V                                                                                           | 1.2825      | 1.35      | 1.475     | V        | -        |
|                        | 1.5 V                                                                                            | 1.425       | 1.5       | 1.575     | V        |          |
|                        | 1.8 V                                                                                            | 1.71        | 1.8       | 1.89      | V        |          |
|                        | 2.5 V                                                                                            | 2.375       | 2.5       | 2.625     | V        |          |
| I <sub>LOAD</sub>      | DCDC load current     Normal drive strength     Low drive strength     SPC_DCD_CFG[FREQ_CNTRL_ON | _<br>_<br>_ |           | 105<br>15 | mA<br>mA | [1], [3] |
| LX                     | ]=1 DCDC inductor value                                                                          | 0.8         | 1,1.5,2.2 | 2.65      | mA<br>μH | [4]      |
| ESR                    | External inductor equivalent series resistance                                                   | -           | 110       |           | mΩ       | [5]      |
| C <sub>OUT</sub>       | DCDC capacitance value                                                                           | 6           | 22        | 30        | μF       | [6], [7] |
| V <sub>RIPPLE</sub>    | DCDC voltage ripple  In normal drive strength  In low drive strength                             | _<br>_      | 1<br>25   | _<br>_    | %<br>mV  | _        |
| f <sub>burst</sub>     | DCDC burst frequency                                                                             | 3           | 5         | 8         | MHz      | [8]      |
| f <sub>burst_acc</sub> | DCDC burst frequency accuracy                                                                    | _           | 10        | _         | %        | [8]      |

<sup>[1]</sup> The system DCDC converter generates 1.8 V at DCDC\_LX by default. The DCDC can be used to power VDD\_RF, VDD\_LDO\_CORE, and external components as long as the max I<sub>LOAD</sub> is not exceeded.

#### 2.2.4.2 LDO\_SYS electrical specifications

Table 16. LDO\_SYS electrical specifications

| Symbol   | Description                  | Min. | Тур. | Max. | Unit | Notes |
|----------|------------------------------|------|------|------|------|-------|
| VDD_IO_D | LDO_SYS input supply voltage |      |      |      | V    | [1]   |

<sup>[2]</sup> The VDD\_DCDC input supply to DCDC must be at least 500 mV higher than the desired output at DCDC\_LX.

The maximum load current during boot up shall not exceed 60 mA.

<sup>[4]</sup> Recommended inductor value is 1 μH to 1.5 μH. If the inductor is < 1 μH, the DCDC efficiency is not guaranteed.

<sup>[5]</sup> The maximum recommended ESR is 250 m $\Omega$  (not a hard limit).

<sup>[6]</sup> The variation in capacitance of the capacitor at DCDC\_LX due to aging, temperature, and voltage degradation must not exceed the Min./Max. values.

<sup>[7]</sup> Cout DCDC capacitance value parameter represents the total capacitance reflected on the DCDC low pass filter. In some configurations, the DCDC output supplies other power rails like VDD\_RF, VDD\_LDO\_CORE and external components. The sum of all parallel capacitances of power rails, external components, and the DCDC low pass filter capacitor itself are included as part of Cout specification.

<sup>[8]</sup> FREQ\_CNTRL\_ON = 1.

Table 16. LDO\_SYS electrical specifications...continued

| Symbol              | Description                                            | Min. | Тур. | Max. | Unit | Notes           |
|---------------------|--------------------------------------------------------|------|------|------|------|-----------------|
|                     | LDO_SYS input supply voltage<br>(Regulation mode)      | 1.86 | _    | 3.6  |      |                 |
|                     | LDO_SYS input supply voltage (Bypass     mode)         | 1.8  | _    | 1.98 |      |                 |
|                     | mode)  • Fuse programming mode                         | 2.75 | _    | 3.6  |      |                 |
| VOUT_SYS            | LDO_SYS regulator output voltage                       |      |      |      | V    | [2],[3],[4],[5] |
|                     | Normal drive mode                                      | 1.71 | 1.8  | 1.98 |      |                 |
|                     | Fuse Programming mode                                  | 2.25 | 2.5  | 2.75 |      |                 |
| I <sub>LOAD</sub>   | LDO_SYS maximum load current                           |      |      |      |      | _               |
|                     | Normal drive mode                                      | _    | _    | 50   | mA   |                 |
|                     | Low drive mode                                         | _    | _    | 2    | mA   |                 |
|                     | Fuse programming mode                                  | _    | _    | 40   | mA   |                 |
| I <sub>DD</sub>     | LDO_SYS power consumption                              |      |      |      |      | [6]             |
|                     | Normal drive mode                                      | _    | 100  | _    | μA   |                 |
|                     | Low drive mode                                         | _    | 70   | _    | nA   |                 |
| C <sub>OUT</sub>    | External output capacitor                              | _    | 1.5  | 10   | μF   | _               |
| C <sub>DEC</sub>    | External output decoupling capacitor                   | _    | 0.1  | _    | μF   | _               |
| ESR                 | External output capacitor equivalent series resistance | _    | 30   | _    | mΩ   | _               |
| I <sub>INRUSH</sub> | LDO_SYS inrush current                                 | _    | _    | 120  | mA   | [7]             |

<sup>[1]</sup> Regulator will automatically switch to passthrough (means the regulator driver is fully ON) with the supply is below 1.95 V.

#### 2.2.4.3 LDO\_CORE electrical specifications

Table 17. LDO\_CORE electrical specifications

| Symbol       | Description                             | Conditions | Min  | Тур | Max | unit | Notes |
|--------------|-----------------------------------------|------------|------|-----|-----|------|-------|
| VDD_LDO_CORE | LDO_CORE input supply voltage           | _          | 1.25 | _   | 3.6 | V    | [1]   |
| VOUT_CORE    | LDO_CORE<br>regulator output<br>voltage | _          | _    | _   | _   | _    | [2]   |
|              | Normal drive strength                   | _          | _    | _   |     | _    |       |

<sup>[2]</sup> The LDO\_SYS converter generates 1.8 V by default at VOUT\_SYS. VOUT\_SYS can be used to power VDD\_SYS, VDD\_RF, VDD\_IO\_X, VDD\_ANA, and external components as long as the max I<sub>LOAD</sub> is not exceeded.

<sup>[3]</sup> VOUT\_SYS and VDD\_SYS are connected together.

<sup>[4]</sup> VDD\_IO\_D must be at least 150 mV higher than the desired VOUT\_SYS.

<sup>[5]</sup> LDO\_SYS can be used to program efuse and in this configuration the output voltage can range between 2.25 V and 2.75 V.

<sup>[6]</sup> In normal drive strength, LDO\_SYS draws ~100 μA for every 20 mA of load current.

<sup>[7]</sup> This is for 1.5 μF external output capacitor. If the capacitor has 10 μF value, this value should be 300 mA instead.

Table 17. LDO\_CORE electrical specifications...continued

| Symbol    | Description               | Conditions                        | Min  | Тур  | Max      | unit | Notes |
|-----------|---------------------------|-----------------------------------|------|------|----------|------|-------|
|           | Mid voltage               | 1.0                               | 1.05 | 1.1  |          | V    |       |
|           | Normal voltage            | 1.045                             | 1.1  | 1.15 |          | V    | -     |
|           | Low drive strength        | _                                 | _    | _    |          | _    | -     |
|           | Mid Voltage               | 1.0                               | 1.05 | 1.1  |          | V    |       |
|           | Normal     Voltage        | 1.045                             | 1.1  | 1.15 |          | V    |       |
| VDROP_OUT | Drop out voltage          | Tj = 25C                          | _    | 0.20 | <u> </u> | V    | [3]   |
| ILOAD     | LDO_CORE max load current | _                                 | _    | _    |          |      | _     |
|           | Normal drive strength     | 0.20 V <<br>VDROP_OU<br>T < 0.4 V |      |      | 40       | mA   |       |
|           |                           | VDROP_OU<br>T > 0.4 V             |      |      | 60       | mA   |       |
|           | Low drive strength        | 0.20 V <<br>VDROP_OU<br>T < 0.4 V |      |      | 18       | mA   |       |
|           |                           | VDROP_OU<br>T > 0.4 V             |      |      | 28       | mA   | 1     |
| IINRUSH   | _                         | _                                 | _    | _    | 500      | mA   | [4]   |

<sup>[1]</sup> To bypass LDO\_CORE, tie VDD\_LDO\_CORE to VDD\_CORE.

Table 18. LDO\_CORE external device electrical specifications

| Symbol           | Description                                            | Min. | Тур. | Max. | Unit | Notes |
|------------------|--------------------------------------------------------|------|------|------|------|-------|
| C <sub>OUT</sub> | External output capacitor                              | 3.7  | 4.7  | 10   | μF   | _     |
| C <sub>DEC</sub> | External output decoupling capacitor                   | _    | 0.1  | _    | μF   | _     |
| ESR              | External output capacitor equivalent series resistance | _    | 10   | _    | mΩ   | _     |

## 2.2.5 Smart power switch

**Note:** SWITCH\_WAKEUP\_B pad is internally pulled up to the switch input through a resistor, it can be pulled down to wake up the smart power switch. To generate a valid internal wake-up signal successfully, maximum value of SWITCH\_WAKEUP\_B pulldown voltage is 0.7 V, duration time should be larger than 1 µs.

<sup>[2]</sup> VOUT\_CORE and VDD\_CORE are connected together in package .

<sup>[3]</sup> V<sub>DROP\_OUT</sub> is the difference between the minimum LDO input supply VDD\_LDO\_CORE that can be applied and output VOUT\_CORE before regulator stops regulating.

<sup>[4]</sup> This value is for 4.7 uF external output capacitor. This value would increase with higher load capacitor.

Table 19. Smart power switch

| Symbol                | Description                                         | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|-----------------------------------------------------|------|------|------|------|-------|
| V <sub>supply</sub>   | Input voltage (VDD_SWITCH)                          | 1.9  | _    | 3.6  | V    | _     |
| R <sub>ON</sub>       | Switch resistor at 'ON' state                       | _    | _    | 3    | Ω    | _     |
| I <sub>load</sub>     | Load current                                        | _    | _    | 40   | mA   | _     |
| I <sub>leakage1</sub> | Typical leakage current when Vsupply = 2.7 V, 25 °C | _    | 4    | _    | nA   | _     |
| I <sub>leakage2</sub> | Maximum leakage current when Vsupply = 3.3 V        | _    | _    | 1    | μΑ   | _     |

**Note:** If battery (with peak current limitation) is used to power VDD\_SWITCH which power rest of chip supplies, it is not recommended to go to deep-power-down mode constantly. Because DCDC startup will introduce big peak current when wakeup.

### 2.2.6 Power mode transition operating behaviors

All specifications in the following table assume that the default clock configuration will be 96 MHz CPU\_CLK/BUS\_CLK and 24 MHz slow clock.

Table 20. Power mode transition operating behaviors

| Symbol              | Description                                                                                                                                                                             | Min. | Тур.   | Max. | Unit | Notes        |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|------|------|--------------|
| t <sub>POR</sub>    | After a POR event, amount of time to execution of the first instruction (measured from the point where VDD and VDD_SYS reach 1.8 V) across the operating temperature range of the chip. | _    | 4.75   | _    | ms   | [1],[2] ,[3] |
| t <sub>SLEEP</sub>  | SLEEP → ACTIVE                                                                                                                                                                          | _    | 7.72   | _    | μs   | [2],[4]      |
| t <sub>DSLEEP</sub> | DEEP SLEEP → ACTIVE                                                                                                                                                                     | _    | 8.73   | _    | μs   | [2],[4]      |
| t <sub>PWDN</sub>   | POWER DOWN → ACTIVE                                                                                                                                                                     | _    | 158.20 | _    | μs   | [2],[4],[3]  |
| t <sub>DPWDN</sub>  | Deep Power DOWN → ACTIVE                                                                                                                                                                | _    | 707.47 | _    | μs   | [2],[4],[3]  |

<sup>[1]</sup> Boot Configuration at 96 Mhz.

#### 2.2.7 Power consumption operating behaviors

The KW47B42Z device has multiple power supplies that can be connected in different configurations, where the total current consumption of the device is the accumulative result of each individual power supply's current consumption. When in LDO mode, the device is supplied with a power supply of 3.3 V. The power supply is connected to VDD\_IO\_ABC, VDD\_IO\_D/VDD\_DCDC, VDD\_RF, VDD\_ANA, VDD\_LDO\_CORE and VDD\_SWITCH. When in DCDC mode, the device is supplied with a power supply of 3.3 V. The power supply is connected to VDD\_IO\_ABC, VDD\_IO\_D/VDD\_DCDC, VDD\_ANA, and VDD\_SWITCH. The DCDC output is connected to VDD\_LDO\_CORE and VDD\_RF power rails.

When calculating the total MCU current consumption, the following considerations should be made:

- · Specifications below only include power for the MCU itself
- On top of the device's IDD current consumption, external loads applied to pins of the device need to be considered
- · Efficiency of regulators (on-chip or off-chip) used to generate supply voltages should be considered

© 2025 NXP B.V. All rights reserved.

<sup>[2]</sup> Based on characterization. Not tested in production.

<sup>[3]</sup> ROM configured for low power wake up path.

<sup>[4]</sup> WFE used for low power entry.

# 2.2.7.1 Power consumption operating behaviors

Table 21. LDO mode configuration power consumption table

| LDO mode configura | tion power consumption table                                                  |                     |                    |      |       |
|--------------------|-------------------------------------------------------------------------------|---------------------|--------------------|------|-------|
| Symbol             | Description                                                                   | Temperature (°C),Tj | Typ <sup>[1]</sup> | Unit | Notes |
| IDD_ACT_CM1        | CoreMark executing on Main Core and                                           | 25                  | 40                 | mA   | [2]   |
|                    | NBU Core from Flash, LCE executing matrix multiplication; Cache enabled. Main | 105                 | 50                 |      |       |
|                    | core clocked at 96 MHz and NBU Core clocked at 64 MHz. All peripheral clocks  | 125                 | 56.3               |      |       |
| DD_ACT_CM2         | CoreMark executing on Main Core and                                           | 25                  | 9.2                | mA   | [2]   |
|                    | NBU Core from Flash; Cache enabled.  Main core clocked at 48 MHz and NBU      | 105                 | 16.7               |      |       |
|                    | Core clocked at 32 MHz. All peripheral clocks disabled.                       | 125                 | 22.5               |      |       |
| DD_ACT_CM_DS1      | CoreMark executing on Main Core from                                          | 25                  | 11.1               | mA   | [2]   |
|                    | Flash; Cache enabled. Main core clocked at 96 MHz. NBU Core in Deep Sleep     | 105                 | 17.7               |      |       |
|                    | mode, no RAM retained. All peripheral clocks disabled.                        | 125                 | 22.7               |      |       |
| DD_ACT_CM_DS2      | CoreMark executing on Main Core from                                          | 25                  | 6.1                | mA   | [2]   |
|                    | Flash; Cache enabled. Main core clocked at 48 MHz. NBU Core in Deep Sleep     | 105                 | 12                 |      |       |
|                    | mode, no RAM retained. All peripheral clocks disabled.                        | 125                 | 16.5               |      |       |
| DD_ACT_DS_CM1      | CoreMark executing on NBU Core from                                           | 25                  | 6.2                | mA   | [2]   |
|                    | Flash; Cache enabled. NBU core clocked at 64 MHz. Main Core in Deep Sleep     | 105                 | 8                  |      |       |
|                    | mode, no RAM retained. All peripheral clocks disabled.                        | 125                 | 9.4                |      |       |
| DD_ACT_DS_CM2      | CoreMark executing on NBU Core from                                           | 25                  | 3                  | mA   | [2]   |
|                    | Flash; Cache enabled. NBU core clocked at 32 MHz. Main Core in Deep Sleep     | 105                 | 4.9                |      |       |
|                    | mode, all RAM retained. All peripheral clocks disabled.                       | 125                 | 6.2                |      |       |
| DD_SLEEP           | Core_Main in Sleep, Core_Wake in Sleep,                                       | 25                  | 302                | μA   | _     |
|                    | Core_Radio in Deep Sleep. All RAM retained. Core voltage at 1.0 V. Main core  | 105                 | 5.6                | mA   |       |
|                    | clocked at 96 MHz.                                                            | 125                 | 10.1               | mA   |       |
| IDD_DS1            | Core_Main in Deep Sleep, Core_Wake                                            | 25                  | 16.1               | μA   | _     |
|                    | in Sleep, Core_Radio in Deep Sleep. All RAM retained. Core voltage at 1.0 V.  | 105                 | 342                |      |       |
| RAI                | Notivi retained. Core voltage at 1.0 v.                                       | 125                 | 718                |      |       |

Table 21. LDO mode configuration power consumption table...continued

| LDO mode config | uration power consumption table                                                                                                    |                     |                    |      |       |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------|------|-------|
| Symbol          | Description                                                                                                                        | Temperature (°C),Tj | Typ[1]             | Unit | Notes |
| IDD_DS2         | Core_Main in Deep Sleep, Core_Wake in Deep Sleep, Core_Radio in Deep Sleep. All RAM retained. Core voltage at 1.0 V.               | 25<br>105<br>125    | 8.2<br>202<br>463  | μΑ   | _     |
| IDD_PD_DS1      | Core_Main in Power Down, Core_Wake in Power Down, Core_Radio in Deep Sleep. No RAM retained. Core voltage at 1.0 V.                | 25<br>105<br>125    | 2.8<br>29<br>67    | μА   | _     |
| IDD_PD_DS2      | Core_Main in Power Down, Core_Wake in Sleep, Core_Radio in Deep Sleep. 48 kB RAM retained. Core voltage at 1.0 V.                  | 25<br>105<br>125    | 12.4<br>237<br>478 | μА   | _     |
| IDD_DPD1        | Core_Main in Deep Power Down, Core_Wake in Deep Power Down, Core_Radio in Deep Power Down. No RAM retained. Core voltage at 1.0 V. | 25<br>105<br>125    | 1.1<br>11.1<br>26  | μА   | _     |

<sup>[1]</sup> Based on characterization of typical units. Not tested in production.

Note: Refer to Thermal specifications for formula to calculate Ta from Tj.

Table 22. DCDC mode configuration power consumption table

| DCDC Mode Configu | ration Power Consumption Table                                                     |                     |        |      |         |
|-------------------|------------------------------------------------------------------------------------|---------------------|--------|------|---------|
| Symbol            | Description                                                                        | Temperature (°C),Tj | Typ[1] | Unit | Notes   |
| DD_ACT_CM1        | CoreMark executing on Main Core and NBU                                            | 25                  | 26.3   | mA   | [2],[3] |
|                   | Core from Flash, LCE executing matrix multiplication; Cache enabled. Main core     | 105                 | 31.5   |      |         |
|                   | clocked at 96MHz and NBU Core clocked at 64 MHz. All peripheral clocks enabled.    | 125                 | 35.7   |      |         |
| DD_ACT_CM2        | CoreMark executing on Main Core and NBU                                            | 25                  | 5      | mA   | [2],[4] |
|                   | Core from Flash; Cache enabled. Main core clocked at 48MHz and NBU Core clocked at | 105                 | 7.9    |      |         |
|                   | 32 MHz. All peripheral clocks disabled.                                            | 125                 | 10.6   |      |         |
| DD_ACT_CM_DS1     | CoreMark executing on Main Core from                                               | 25                  | 7.5    | mA   | [2],[3] |
|                   | Flash; Cache enabled. Main core clocked at 96 MHz. NBU Core in Deep Sleep          | 105                 | 11.3   |      |         |
|                   | mode, no RAM retained. All peripheral clocks disabled.                             | 125                 | 14.5   |      |         |
| IDD_ACT_CM_DS2    | CoreMark executing on Main Core from                                               | 25                  | 3.5    | mA   | [2],[4] |
|                   | Flash; Cache enabled. Main core clocked                                            | 105                 | 5.8    |      |         |

<sup>[2]</sup> In order to reach App Core frequency of 96 MHz, CORELDO\_VDD\_LVL must be programmed to 1.1 V. Otherwise, CORELDO\_VDD\_LVL is 1.05 V.

Table 22. DCDC mode configuration power consumption table...continued

| DCDC Mode Configu | ration Power Consumption Table                                                           |                     |                    |      |         |
|-------------------|------------------------------------------------------------------------------------------|---------------------|--------------------|------|---------|
| Symbol            | Description                                                                              | Temperature (°C),Tj | Typ <sup>[1]</sup> | Unit | Notes   |
|                   | at 48 MHz. NBU Core in Deep Sleep mode, no RAM retained. All peripheral clocks disabled. | 125                 | 7.9                |      |         |
| IDD_ACT_DS_CM1    | CoreMark executing on NBU Core from                                                      | 25                  | 4.4                | mA   | [2],[3] |
|                   | Flash; Cache enabled. NBU core clocked at 64 MHz. Main Core in Deep Sleep                | 105                 | 5.4                |      |         |
|                   | mode, no RAM retained. All peripheral clocks disabled.                                   | 125                 | 6.2                |      |         |
| F                 | CoreMark executing on NBU Core from                                                      | 25                  | 2                  | mA   | [2],[4] |
|                   | Flash; Cache enabled. NBU core clocked at 32 MHz. Main Core in Deep Sleep                | 105                 | 2.7                |      |         |
|                   | mode, all RAM retained. All peripheral clocks disabled.                                  | 125                 | 3.3                |      |         |
| IDD_SLEEP         | Core_Main in Sleep, Core_Wake in Sleep,                                                  | 25                  | 146                | μA   | _       |
|                   | Core_Radio in Deep Sleep. All RAM retained. Core voltage at 1.0 V. Main core             | 105                 | 2.3                | mA   |         |
|                   | clocked at 96 MHz.                                                                       | 125                 | 4.2                | mA   |         |
| IDD_DS1           | Core_Main in Deep Sleep, Core_Wake in                                                    | 25                  | 8.3                | μA   | _       |
|                   | Sleep, Core_Radio in Deep Sleep. All RAM retained. Core voltage at 1.0 V.                | 105                 | 137                |      |         |
|                   |                                                                                          | 125                 | 291.5              |      |         |
| IDD_DS2           | Core_Main in Deep Sleep, Core_Wake in                                                    | 25                  | 4.7                | μΑ   | _       |
|                   | Deep Sleep, Core_Radio in Deep Sleep. All RAM retained. Core voltage at 1.0 V.           | 105                 | 81.2               |      |         |
|                   |                                                                                          | 125                 | 186.3              |      |         |
| IDD_PD_DS1        | Core_Main in Power Down, Core_Wake in                                                    | 25                  | 2.2                | μΑ   | _       |
|                   | Power Down, Core_Radio in Deep Sleep.  No RAM retained. Core voltage at 1.0 V.           | 105                 | 15.7               |      |         |
|                   |                                                                                          | 125                 | 36.2               |      |         |
| IDD_PD_DS2        | Core_Main in Power Down, Core_Wake in                                                    | 25                  | 6.8                | μΑ   | _       |
|                   | Sleep, Core_Radio in Deep Sleep. 48 kB RAM retained. Core voltage at 1.0 V.              | 105                 | 98                 |      |         |
|                   |                                                                                          | 125                 | 200.4              |      |         |
| IDD_DPD1          | Core_Main in Deep Power Down,                                                            | 25                  | 0.9                | μA   | _       |
|                   | Core_Wake in Deep Power Down, Core_Radio in Deep Power Down. No RAM                      | 105                 | 8.3                |      |         |
|                   | retained. Core voltage at 1.0 V.                                                         | 125                 | 19.6               |      |         |

**Note:** Refer to Thermal specifications for formula to calculate  $T_a$  from  $T_{j\cdot}$ 

 <sup>[1]</sup> Based on characterization of typical units. Not tested in production.
 [2] In order to reach App Core frequency of 96 MHz, CORELDO\_VDD\_LVL must be programmed to 1.1 V. Otherwise, CORELDO\_VDD\_LVL is 1.05 V.
 [3] DCDC output configured at 1.8 V
 [4] DCDC output configured at 1.25 V.

Table 23. Smart power switch

| Symbol  | Description                    | Temperature(° C),Tj | Typ [1] | Unit | Notes |
|---------|--------------------------------|---------------------|---------|------|-------|
| IDD_SPS | Smart power switch with 8K SPS | 25                  | 273     | nA   | _     |
|         | RAM retained                   | 105                 | 2.6     | μΑ   |       |
|         |                                | 125                 | 5.7     | μΑ   |       |

<sup>[1]</sup> Based on characterization of typical units. Not tested in production.

**Note:** Refer to Thermal specifications for formula to calculate  $T_a$  from  $T_i$ .

### 2.2.8 EMC radiated emissions operating behaviors

EMC measurements to IC-level IEC standards are available from NXP on request.

#### 2.2.9 Designing with radiated emissions in mind

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to https://www.nxp.com/.
- 2. Perform a keyword search for "EMC design".

### 2.2.10 Capacitance attributes

Table 24. Capacitance attributes

| Symbol            | Description                     | Min. | Max. | Unit |
|-------------------|---------------------------------|------|------|------|
| $C_{IN\_A}$       | Input capacitance: analog pins  | _    | 7    | pF   |
| C <sub>IN_D</sub> | Input capacitance: digital pins | _    | 7    | pF   |

## 2.3 Switching specifications

### 2.3.1 Device clock specifications

Table 25. Device clock specifications

| Symbol            | Description           | Min. | Max. | Unit | Notes |  |  |  |  |
|-------------------|-----------------------|------|------|------|-------|--|--|--|--|
|                   | VDD_CORE = 1.1 V      |      |      |      |       |  |  |  |  |
| f <sub>CPU</sub>  | CPU clock (CPU_CLK)   | _    | 96   | MHz  | _     |  |  |  |  |
| f <sub>BUS</sub>  | Bus clock (BUS_CLK)   | _    | 96   | MHz  | _     |  |  |  |  |
| f <sub>SLOW</sub> | Slow clock (SLOW_CLK) | _    | 24   | MHz  | _     |  |  |  |  |
|                   | VDD_CORE = 1.05       | 5 V  |      |      |       |  |  |  |  |
| f <sub>CPU</sub>  | CPU clock (CPU_CLK)   | _    | 48   | MHz  | _     |  |  |  |  |
| f <sub>BUS</sub>  | Bus clock (BUS_CLK)   | _    | 48   | MHz  | _     |  |  |  |  |
| f <sub>SLOW</sub> | Slow clock (SLOW_CLK) | _    | 24   | MHz  | _     |  |  |  |  |

**Note:** By default, VDD\_CORE = 1.0 V, f<sub>CPU CLK</sub>/f<sub>BUS CLK</sub> = 32 MHz, f<sub>SLOW CLK</sub> = 16 MHz.

### 2.3.2 General switching specifications

These general-purpose specifications apply to all signals configured for GPIO, LPUART, LPTMR, TPM, CAN, LPI2C, LPI3C, LPSPI, or FlexIO functions.

Table 26. General switching specifications

| Description                                                                                   | Min.                      | Max. | Unit                | Notes                |
|-----------------------------------------------------------------------------------------------|---------------------------|------|---------------------|----------------------|
| GPIO pin interrupt pulse width (passive filter enabled) —<br>Synchronous path                 | Largest of 1.5<br>and 150 |      | AHB clock<br>cycles | [1],[2]              |
| GPIO pin interrupt pulse width (passive filter disabled) —<br>Synchronous path                | 1.5                       |      | AHB clock cycles    | [1] <sub>,</sub> [2] |
| GPIO pin interrupt pulse width (passive filter enabled) — Asynchronous path                   | 150                       |      | ns                  | [1] <sub>,</sub> [3] |
| GPIO pin interrupt pulse width(passive filter disabled) —<br>Asynchronous path                | 50                        |      | ns                  | [1] <sub>,</sub> [3] |
| AON pins and I2C/I3C Pins interrupt pulse width (passive filter enabled) — Asynchronous path  | 330                       |      | ns                  | [1],[4]              |
| AON pins and I2C/I3C Pins interrupt pulse width (passive filter disabled) — Asynchronous path | 10                        |      | ns                  | [1]                  |
| Port ris                                                                                      | se/fall time              |      |                     |                      |
| Slow I/O and I2C/I3C pins                                                                     |                           |      |                     | [5] <sub>,</sub> [6] |
| • 2.7 ≤ VDD_IO_ <i>x</i> ≤ 3.6 V                                                              |                           |      |                     |                      |
| — Fast slew rate (SRE = 0; DSE = 0)                                                           | 2.5                       | 7    | ns                  |                      |
| — Slow slew rate (SRE = 1; DSE = 0)                                                           | 4.6                       | 15   | ns                  |                      |
| • 1.71 ≤ VDD_IO_ <i>x</i> < 2.7 V                                                             |                           |      |                     |                      |
| — Fast slew rate (SRE = 0; DSE = 1)                                                           | 1.6                       | 7    | ne                  |                      |
| — Slow slew rate (SRE = 1; DSE = 1)                                                           | 4.3                       | 20   | ns<br>ns            |                      |
| Fast I/O pins                                                                                 |                           |      |                     | [7], [8]             |
| • 2.7 ≤ VDD_IO_ <i>x</i> ≤ 3.6 V                                                              | 0.8                       | 2    | ns                  |                      |
| — Normal drive, fast slew rate (SRE = 0; DSE = 0)                                             | 0.9                       | 2.5  | ns                  |                      |
| — Normal drive, slow slew rate (SRE = 1; DSE = 0)                                             | 0.0                       | 2.0  | 113                 |                      |
| • 1.71 ≤ VDD_IO_ <i>x</i> < 2.7 V                                                             | 0.5                       | 2    | ns                  |                      |
| — Normal drive, fast slew rate (SRE = 0; DSE = 1)                                             | 0.6                       | 2.5  | ns                  |                      |
| — Normal drive, slow slew rate (SRE = 1; DSE = 1)                                             |                           |      |                     |                      |
| AOI pins                                                                                      |                           |      | ns                  | [6]                  |
| • 2.7 ≤ VDD_IO_x ≤ 3.6 V                                                                      | 3                         | 8    | ns                  |                      |
| • $1.71 \le VDD_IO_x < 2.7 V$                                                                 | 3.6                       | 20   | 113                 |                      |
|                                                                                               |                           |      |                     |                      |

<sup>[2]</sup> Synchronous path is used in active and sleep mode for pin functions other than WUU. Pins configured as WUU use asynchronous path in all power modes.

[3] Asynchronous path is used deep sleep, power down, and deep power down modes.

Asynchronous path is used deep sleep, power down, and deep power down modes Passive filter is always enabled for RESET\_PIN

- [5] Load is 25 pF for DSE=0 or DSE=1. Load is 50 pF for DSE=2 or DSE=3. Drive strength and slew rate are configured using PORTx\_PCRn[DSE1], PORTx\_PCRn[DSE], and PORTx\_PCRn[SRE].
- [6] Load is 25 pF.
- [7] Assumes default values in CALIB1 and CALIB0.
- [8] Load is 15 pF.

### 2.4 Thermal specifications

#### 2.4.1 Thermal operating requirements

Table 27. Thermal operating requirements

| Symbol         | Description                      | Min. | Typical | Max. | Unit | Notes            |
|----------------|----------------------------------|------|---------|------|------|------------------|
| T <sub>A</sub> | Ambient temperature              | -40  | 25      | 105  | °C   | [1]              |
| TJ             | Die junction temperature maximum | _    | _       | 125  | °C   | [2],[3], [4],[5] |

<sup>[1]</sup> The device may operate at maximum T<sub>A</sub> rating as long as T<sub>J</sub> maximum of 125 °C is not exceeded. The simplest method to determine T<sub>J</sub> is: T<sub>J</sub> = T<sub>A</sub> + R<sub>θJA</sub> × chip power dissipation.

- The device operating specification is not guaranteed beyond 125 °C T<sub>J</sub>.
- [3] The maximum operating requirement applies to all chapters unless otherwise specifically stated.
- [4] Operating at maximum conditions for extended periods may affect device reliability.
- [5] The radio performances are guaranteed up to 105 °C. Above this temperature, parameters will gradually change.

#### 2.4.2 Thermal attributes

Table 28. Thermal attributes

| Rating                                                                          | Board type <sup>[1]</sup> | Symbol           | 48 HVQFN | Unit |
|---------------------------------------------------------------------------------|---------------------------|------------------|----------|------|
| Junction to Ambient Thermal Resistance [2]                                      | JESD51-7, 2s2p            | $R_{\theta JA}$  | 30       | °C/W |
| Junction-to-Top of Package Thermal<br>Characterization Parameter <sup>[2]</sup> | JESD51-7, 2s2p            | $\Psi_{ m JT}$   | 8.1      | °C/W |
| Junction to Case Bottom Thermal Resistance [3]                                  | NA                        | R <sub>θJC</sub> | 7.1      | °C/W |

<sup>[1]</sup> Thermal test board meets JEDEC specification for this package (JESD51-7).

# 3 Peripheral operating requirements and behaviors

## 3.1 Localization Compute Engine (LCE)

LCE is a localization processing engine with a generic DSP core. It features a 64-bit Single Instruction, Multiple Data (SIMD) data path optimized for high-throughput integer and floating-point operations, with native support for complex number arithmetic. The LCE operates independently from the application CPU during API execution. The DSP core sustains fast parallel operations, making LCE ideal for the advanced mathematical computations required for high-performance Bluetooth® Channel Sounding (CS) algorithms. By offloading these complex computations, the LCE significantly optimizes the overall system timing and power consumption for CS applications.

The LCE is supported by a high-bandwidth, 64-bit AXBS64 bus fabric connected to three memory banks, providing its vector processing unit with a dedicated, flexible data path that ensures minimal contention with the main system bus. This enables efficient management of large data sets simultaneous operations. The platform integrates a smart cache (SC) to maintain a local working set and includes a Messaging Unit (MU) block for streamlined communication and software abstraction with the application CPU.

The KW47 SDK includes a comprehensive vector math library and APIs that leverage the LCE's hardware capabilities. These libraries provide optimized functions for key operations of advanced Channel Sounding algorithms such as Fast Fourier Transform

© 2025 NXP B.V. All rights reserved.

<sup>[2]</sup> Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air).

<sup>3]</sup> Junction-to-Case thermal resistance determined using an isothermal cold plate. For QFN package, case temperature refers to the exposed pad surface temperature at the package bottom side dead centre.

(FFT), Eigenvalue Decomposition (EVD), and Hermitian matrix inverse. The user application on CPU manages the LCE RAM buffers and orchestrates the execution of these LCE APIs to perform the complete Channel Sounding processing chain.

#### 3.2 Core modules

### 3.2.1 SWD electricals

Table 29. SWD timing

| Symbol | Description                                     | Min. | Max. | Unit |
|--------|-------------------------------------------------|------|------|------|
|        | Operating voltage                               | 1.71 | 3.6  | V    |
| S1     | SWD_CLK frequency of operation                  | _    | 25   | MHz  |
| S2     | SWD_CLK cycle period                            | 1/S1 | _    | ns   |
| S3     | SWD_CLK clock pulse width                       | 20   | _    | ns   |
| S4     | SWD_CLK rise and fall times                     | _    | 3    | ns   |
| S5     | SWD_DIO input data setup time to SWD_CLK rise   | 10   | _    | ns   |
| S6     | SWD_DIO input data hold time after SWD_CLK rise | 0    | _    | ns   |
| S7     | SWD_CLK high to SWD_DIO data valid              | _    | 25   | ns   |
| S8     | SWD_CLK high to SWD_DIO high-Z                  | 5    | _    | ns   |





### 3.3 Clock modules

### 3.3.1 Reference oscillator specification

This chip is designed to meet targeted specifications with a ±50 ppm frequency error over the life of the part, which includes the temperature, mechanical, and aging excursions.

The table below shows typical specifications for the Crystal Oscillator.

Table 30. Reference Crystal Specification

| Symbol         | Description                                                  | F0 = 32.0 | MHz  |       | Unit | Footnotes |
|----------------|--------------------------------------------------------------|-----------|------|-------|------|-----------|
|                |                                                              | Min       | Тур  | Max   |      |           |
| T <sub>A</sub> | Operating Temperature                                        | -40       | _    | 125   | °C   | [1]       |
|                | Crystal frequency<br>tolerance over Aging and<br>Temperature | -33       | _    | 30    | ppm  | [2],[3]   |
|                | Oscillator variation                                         | -17       | _    | 20    | ppm  | [4]       |
|                | Total reference oscillator tolerance                         | -50       | _    | 50    | ppm  | [5]       |
| C <sub>L</sub> | Load capacitance                                             | _         | 6    | _     | pF   | [2],[6]   |
| C <sub>0</sub> | Shunt capacitance                                            | 0.378     | 0.54 | 0.702 | pF   | [2],[6]   |
| Cm1            | Motional capacitance                                         | 0.819     | 1.17 | 1.521 | fF   | [2], [6]  |
| Lm1            | Motional inductance                                          | 14.77     | 21.1 | 27.43 | mH   | [2],[6]   |

Table continues on the next page...

Product data sheet

Table 30. Reference Crystal Specification...continued

| Symbol           | Description                  | F0 = 32.0 | MHz  | Unit  | Footnotes |          |
|------------------|------------------------------|-----------|------|-------|-----------|----------|
|                  |                              | Min       | Тур  | Max   |           |          |
| ESR              | Equivalent series resistance | _         | _    | 60    | Ohms      | [2], [7] |
| $P_d$            | Maximum crystal drive        | _         | _    | 200   | μW        | [2]      |
| T <sub>S</sub>   | Trim sensitivity             | 9.94      | 14.2 | 18.64 | ppm/pF    | [2],[6]  |
| T <sub>OSC</sub> | Oscillator Startup Time      | _         | 500  | _     | μs        | [8]      |

- [1] Full temperature range of this device. A reduced range can be chosen to meet application needs.
- [2] Recommended crystal specification.
- [3] Combination of frequency stability variation over desired temperature range and frequency variation due to aging over desired lifetime of system.
- [4] Variation due to temperature, process, and aging of MCU.
- [5] Sum of crystal initial frequency tolerance, crystal frequency stability and aging, oscillator variation, and PCB manufacturing variation must not exceed this value.
- [6] Typical is target. 30% tolerances shown.
- [7] ESR = Rm1 \*  $(1 + [C_0/C_L])^2$ .
- [8] Time from oscillator enables to clock ready. Dependent on the complete hardware configuration of the oscillator.



Figure 6. Crystal electrical block diagram

### 3.3.2 32 kHz oscillator electrical specifications

Table 31. 32 kHz oscillator electrical specifications

| Symbol                  | Description                                 | Min. | Тур.                                           | Max. | Unit     | Notes |
|-------------------------|---------------------------------------------|------|------------------------------------------------|------|----------|-------|
| f <sub>osc_32k</sub>    | Crystal frequency                           | _    | 32.768                                         | _    | kHz      | _     |
| Tol                     | Frequency tolerance                         | _    | ±100                                           | _    | ppm      | _     |
|                         | Normal/Start up mode                        |      | ±150                                           |      |          |       |
|                         | Low power mode                              |      |                                                |      |          |       |
| Jit <sub>osc</sub>      | Jitter                                      | _    | 12000                                          | _    | ns       | _     |
|                         | Period jitter (RMS)                         | _    | 8000                                           | _    |          |       |
|                         | Accumulated jitter over 1 ms (RMS)          |      | 8000                                           |      |          |       |
| ESR                     | Crystal equivalent series resistance        | _    | _                                              | 100  | kΩ       | [1]   |
|                         | Normal mode                                 | _    | _                                              | 50   |          |       |
|                         | Low power mode                              |      |                                                |      |          |       |
| C <sub>para</sub>       | Parasitic capacitance of EXTAL32 and XTAL32 | _    | 2.5                                            | _    | pF       | _     |
| t <sub>start</sub>      | Crystal start-up time                       | _    | 1000                                           | _    | ms       | [2]   |
|                         | Normal/Start up mode                        | _    | 8000                                           | _    |          |       |
|                         | Low power mode                              |      |                                                |      |          |       |
| I <sub>OSC_32k</sub>    | Current consumption                         |      |                                                |      |          | _     |
|                         | ON mode                                     |      |                                                |      |          |       |
|                         | — Normal mode                               | _    | 220                                            | _    |          |       |
|                         | — Low power mode                            | _    | 110                                            | _    |          |       |
|                         | OFF mode                                    | _    | 0.5                                            | _    | nA       |       |
| V <sub>pp</sub>         | Peak-to-peak amplitude of oscillation       | _    | 0.2                                            | _    | V        | [3]   |
|                         | Normal mode                                 | _    | 0.1                                            | _    |          |       |
|                         | Low power mode                              |      |                                                |      |          |       |
| f <sub>ec_extal32</sub> | Externally provided input clock frequency   | _    | 32.768                                         | _    | kHz      | [4]   |
| V <sub>ec_extal32</sub> | Externally provided input clock amplitude   |      | Voltage and equirements V <sub>IL</sub> levels | mV   | [4], [5] |       |
| C <sub>extal/xtal</sub> | EXTAL, XTAL Load Capacitance                | 0    | _                                              | 30   | pF       | [6]   |

<sup>[1]</sup> Maximum value is 80 kΩhms for parasitic capacitances higher than 1 pF, and 150 kOhms for parasitic capacitances around 1 pF.

Note: It is recommended that the oscillator margin be measured on the actual application PCB with the target crystal.

Proper PC board layout procedures must be followed to achieve specifications.

<sup>[3]</sup> When a crystal is being used with the 32 kHz oscillator, the EXTAL32 and XTAL32 pins should only be connected to required oscillator components and must not be connected to any other devices.

This specification is for an externally supplied clock driven to EXTAL32 and does not apply to any other clock input. The oscillator remains enabled and XTAL32 must be left unconnected.

The parameter specified is a peak-to-peak value and  $V_{IL}$  specifications do not apply. The voltage of the applied clock must be within the range of  $V_{SS}$ to V<sub>DD\_IO\_D</sub>. [6] With 2 pF steps.

# 3.3.3 Free-running oscillator FRO-192M specifications

Table 32. FRO-192M specifications

| Symbol                | Characteristic                                                                                                                                                   | Min.   | Тур.      | Max.        | Unit     | Notes |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------|-------------|----------|-------|
| f <sub>fro192m</sub>  | FRO-192M frequency (nominal)                                                                                                                                     |        | 96/192    |             |          | _     |
| Δf <sub>fro192m</sub> | Frequency deviation (–40 °C – 125 °C)  Open loop  Closed loop (using accurate clock source as reference)                                                         | _<br>_ |           | ±3<br>±0.25 | %        | _     |
| t <sub>startup</sub>  | Start-up time  • Oscillation time with initial accuracy of ±20 % to ±2 % of enable signal assertion  • Oscillation time within ±2 % from enable signal assertion | _<br>_ | 2         | _<br>_      | µs<br>µs | _     |
| f <sub>os</sub>       | Frequency overshoot during startup                                                                                                                               | _      | _         | 2           | %        | _     |
| jit <sub>per</sub>    | <ul> <li>Period jitter RMS <sup>[1]</sup></li> <li>Accumulated jitter over 1 µs</li> </ul>                                                                       | _<br>_ | 50<br>375 |             | ps       | _     |
| jit <sub>cyc</sub>    | Cycle to Cycle jitter RMS                                                                                                                                        | _      | 60        | _           | ps       | _     |
| I <sub>fro192m</sub>  | Current consumption                                                                                                                                              | _      | 40        | 100         | μA       | _     |

<sup>[1]</sup> Reference clock = 192 MHz.

# 3.3.4 Free-running oscillator FRO-32K specifications

Table 33. FRO-32K specifications

| Symbol               | Characteristic                                    | Min. | Тур.   | Max. | Unit | Notes |
|----------------------|---------------------------------------------------|------|--------|------|------|-------|
| f <sub>fro32k</sub>  | FRO-32K frequency (nominal)                       | _    | 32.768 | _    | kHz  | _     |
| Δf <sub>fro32k</sub> | Frequency deviation(– 40 °C –125 °C)  • open loop | _    | _      | ±2   | %    | _     |
| TRIM <sub>step</sub> | Trimming step                                     | _    | 0.05   | _    | %    | _     |
| t <sub>startup</sub> | Start-up time                                     | _    | _      | 50   | μs   | _     |
| f <sub>os</sub>      | Frequency overshoot during startup  • Trimmed     | _    | _      | _    | %    | _     |
| I <sub>fro32k</sub>  | Current consumption                               | _    | 220    | _    | nA   | _     |

## 3.3.5 Free-running oscillator FRO-16K specifications

Table 34. FRO-16K specifications

| Symbol    | Characteristic                 | Min. | Тур. | Max. | Unit | Notes |
|-----------|--------------------------------|------|------|------|------|-------|
| $V_{BAT}$ | Supply voltage operating range | 1.9  | 2.7  | 3.6  | V    | [1]   |

Table continues on the next page...

Table 34. FRO-16K specifications...continued

| Symbol               | Characteristic                                              | Min. | Тур.   | Max. | Unit | Notes |
|----------------------|-------------------------------------------------------------|------|--------|------|------|-------|
| Temp                 | Temperature range                                           | -40  | 25     | 125  | °C   | _     |
| f <sub>fro16K</sub>  | FRO-16K frequency (nominal)                                 | _    | 16.384 | _    | kHz  | _     |
| Δf <sub>fro16K</sub> | Frequency deviation  • Over –40 °C~125 °C temperature range | _    | _      | ±6   | %    | _     |
| TRIMstep             | Frequency trimming step                                     | _    | 1.5    | _    | %    | _     |
| I <sub>fro16k</sub>  | Current consumption                                         | _    | 50     | _    | nA   | [2]   |
| I <sub>por</sub>     | Current consumption                                         | _    | 26     | _    | nA   | _     |

<sup>[1]</sup> FRO-16K is in Power Switch block, which is powered by min 1.9 V VDD\_SWITCH

## 3.4 Memories and memory interfaces

### 3.4.1 Flash electrical specifications

This section describes the electrical characteristics of the flash memory module.

#### 3.4.1.1 Flash timing specifications

The following command times assume a flash bus clock frequency of 24 MHz. This clock come from SLOW\_CLK. Command times will be increased by up to 10 µs at 24 MHz if the module is exiting sleep mode when the command is launched. The time to abort a command is not included in the following table.

Table 35. Flash command time specifications

| Symbol                   | Description                                      | Тур. | Max.  | Unit | Notes |
|--------------------------|--------------------------------------------------|------|-------|------|-------|
| t <sub>rd1all2048k</sub> | Read 1s All execution time (2048 KB)             | _    | 12400 | μs   | _     |
| t <sub>rd1blk2048k</sub> | Read 1s Block execution time (2048 KB)           | _    | 12000 | μs   | _     |
| t <sub>rd1scr</sub>      | Read 1s Sector execution time                    | _    | 50    | μs   | [1]   |
| t <sub>rd1pg</sub>       | Read 1s Page execution time                      | _    | 4.4   | μs   | [1]   |
| t <sub>rd1pglv</sub>     | Read 1s Page at low voltage execution time       | _    | 5.8   | μs   | [1]   |
| t <sub>rd1phrlv</sub>    | Read 1s Phrase at low voltage execution time     | _    | 4.8   | μs   | [1]   |
| t <sub>rd1ipglv</sub>    | Read 1s IFR Page at low voltage execution time   | _    | 5.8   | μs   | [1]   |
| t <sub>rd1iphrlv</sub>   | Read 1s IFR Phrase at low voltage execution time | _    | 4.8   | μs   | [1]   |
| t <sub>rd1phr</sub>      | Read 1s Phrase execution time                    | _    | 3.8   | μs   | [1]   |
| t <sub>rdmisr8k</sub>    | Read into MISR (8 KB)                            | _    | 50    | μs   | [1]   |
| t <sub>rdmisr2048k</sub> | Read into MISR (2048 KB)                         | _    | 12000 | μs   | [1]   |
| t <sub>rd1iscr</sub>     | Read 1s IFR Sector execution time                | _    | 50    | μs   | [1]   |
| t <sub>rd1ipg</sub>      | Read 1s IFR Page execution time                  | _    | 4.4   | us   | [1]   |
| t <sub>rd1iphr</sub>     | Read 1s IFR Phrase execution time                | _    | 3.8   | μs   | [1]   |

<sup>[2]</sup> The Typical value (50 nA) of current consumption includes 26 nA POR current consumption in stable running period.

Table 35. Flash command time specifications...continued

| Symbol                   | Description                             | Тур. | Max. | Unit | Notes |
|--------------------------|-----------------------------------------|------|------|------|-------|
| t <sub>rdimisr8k</sub>   | Read IFR into MISR (8 KB)               | _    | 50   | μs   | [1]   |
| t <sub>rdimisr32k</sub>  | Read IFR into MISR (32 KB)              | _    | 190  | μs   | [1]   |
| t <sub>pgmpg</sub>       | Program Page execution time(Initial)    | 450  | 600  | μs   | [2]   |
| t <sub>pgmpg</sub>       | Program Page execution time(Lifetime)   | 450  | 750  | μs   | [2]   |
| t <sub>pgmphr</sub>      | Program Phrase execution time(Initial)  | 135  | 180  | μs   | [2]   |
| t <sub>pgmphr</sub>      | Program Phrase execution time(Lifetime) | 135  | 225  | μs   | [2]   |
| t <sub>ersall2048k</sub> | Erase All execution time (2048KB)       | _    | 5800 | ms   | _     |
| t <sub>masers2048k</sub> | Mass Erase execution time (2048 KB)     | _    | 5800 | ms   | _     |
| t <sub>ersscr</sub>      | Erase Sector execution time             | 2    | 22   | ms   | [2]   |

<sup>[1]</sup> Time to abort the command may significantly impact the time to execute the command.

## 3.4.1.2 Flash high voltage current behavior

Table 36. Flash high voltage current behavior

| Symbol                 | Description                                                          | Min. | Тур. | Max. | Unit | Notes |
|------------------------|----------------------------------------------------------------------|------|------|------|------|-------|
| I <sub>DD_IO_PGM</sub> | Average current adder to VDD_IO_x during flash programming operation | _    | _    | 6    | mA   | [1]   |
| I <sub>DD_IO_ERS</sub> | Average current adder to VDD_IO_x during flash erase operation       | _    | _    | 4    | mA   | [1]   |

<sup>[1]</sup> See the Power Management chapter in the reference manual for the specific VDD\_IO\_x voltage supply powering the flash array.

#### 3.4.1.3 Flash reliability specifications

Table 37. Flash reliability specifications

| Symbol                  | Description                                         | Min.  | Typ. <sup>[1]</sup> | Max. | Unit   | Notes |  |  |
|-------------------------|-----------------------------------------------------|-------|---------------------|------|--------|-------|--|--|
|                         | Program Flash                                       |       |                     |      |        |       |  |  |
| t <sub>nvmretp10k</sub> | Data retention after up to 10 K cycles              | 10    | 50                  | _    | years  | _     |  |  |
| n <sub>nvmcycscr</sub>  | Sector cycling endurance                            | 10 K  | 500 K               | _    | cycles | [2]   |  |  |
| T <sub>nvmretp1k</sub>  | Data retention after up to 1 K cycles               | 20    | 100                 | _    | years  | _     |  |  |
| T <sub>nvmretp100</sub> | Data retention after up to 100 K cycles             | 5     | 50                  | _    | years  | _     |  |  |
| N <sub>nvmcyc256</sub>  | Sector cycling endurance for 256 KB per array block | 100 K | 500 K               | _    | cycles | [3]   |  |  |

<sup>[1]</sup> Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25 °C use profile.

### 3.5 Radio modules

<sup>[2]</sup> Measured from the time PERDY is cleared.

<sup>[2]</sup> Sector cycling endurance represents the number of Program/Erase cycles on a single sector at -40 °C ≤ T<sub>j</sub> ≤ 125 °C.

<sup>3]</sup> For devices with a single flash block, sectors must be located within the last 256 KB of the flash main memory. For devices with two flash blocks, sectors must be located within the last 256 KB of each flash main memory.

### 3.5.1 2.4 GHz radio transceiver electrical specification

Table 38. 2.4 GHz radio transceiver specifications

| Symbol             | Characteristic                                   | Min.  | Тур. | Max.  | Unit | Notes    |
|--------------------|--------------------------------------------------|-------|------|-------|------|----------|
| VDD_RF             | RF supply voltage                                | 1.187 | 1.2  | 3.6   | V    | _        |
| VPA_2P4<br>GHZ     | Supply voltage for 2.4 GHz radio power amplifier | 0.9   | _    | 2.4   | V    | [1], [2] |
| f <sub>in</sub>    | Input RF frequency                               | 2.360 | _    | 2.487 | GHz  | _        |
| f <sub>c</sub>     | Output RF frequency                              | 2.360 | _    | 2.487 | GHz  | _        |
| P <sub>max</sub>   | RF input power                                   | _     | _    | 10    | dBm  | _        |
| f <sub>ref</sub>   | Crystal reference oscillator frequency           | _     | 32   | _     | MHz  | _        |
| f <sub>tol</sub>   | Frequency tolerance                              | _     | ±50  | _     | ppm  | _        |
| T <sub>rx_tx</sub> | Rx - Tx turnaround time                          | _     | 150  | _     | μs   | [3]      |

### 3.5.2 Receiver feature summary

Table 39. Top-level receiver specifications (T<sub>A</sub> = 25 °C, nominal process unless otherwise noted)

| Characteristic <sup>[1]</sup>                                                                              | Symbol                | Min.  | Тур. | Max.  | Unit |  |  |  |
|------------------------------------------------------------------------------------------------------------|-----------------------|-------|------|-------|------|--|--|--|
| Receiver Active Power Consumption                                                                          |                       |       |      |       |      |  |  |  |
| Supply current Rx On with DC-DC converter enable (Buck; VDD_DCDC =3.3 V, VDD_RF=VDD_LDO_CORE = 1.25 V) [2] | $I_{Rxon}$            | _     | 5.20 | _     | mA   |  |  |  |
| Supply current Rx On with DC-DC converter disabled (Bypass, VDD_RF = VDD_LDO_CORE = 3.3. V) [2]            | I <sub>Rxonb</sub>    | _     | 8.61 | _     | mA   |  |  |  |
| Receiver General Specifications                                                                            |                       |       |      |       |      |  |  |  |
| Input RF Frequency                                                                                         | F <sub>in</sub>       | 2.360 | _    | 2.487 | GHz  |  |  |  |
| GFSK Rx Sensitivity(250 kbps GFSK-BT = 0.5, h = 0.5)[3]                                                    | SENS <sub>GFSK</sub>  | _     | -103 | _     | dBm  |  |  |  |
| Max RX RF Input Signal Level                                                                               | RF <sub>inMax</sub>   | _     | _    | 10    | dBm  |  |  |  |
| Noise Figure for maximum gain mode at typical sensitivity <sup>[4]</sup>                                   | $NF_{HG}$             | _     | 6.5  | _     | dB   |  |  |  |
| Receiver Signal Strength Indicator Range <sup>[5]</sup>                                                    | RSSI <sub>Range</sub> | -100  | _    | 0[6]  | dBm  |  |  |  |
| Receiver Signal Strength Indicator Resolution                                                              | RSSI <sub>Res</sub>   | _     | 1    | _     | dB   |  |  |  |
| Typical RSSI variation over frequency                                                                      |                       | -2    | _    | 2     | dB   |  |  |  |
| Typical RSSI variation over temperature                                                                    |                       | -2    | _    | 2     | dB   |  |  |  |
| Narrowband RSSI accuracy <sup>[7]</sup>                                                                    | RSSI <sub>Acc</sub>   | -3    | _    | 3     | dB   |  |  |  |

<sup>[1]</sup> Voltage required at this rail depends on the desired output power. See Transmit and PLL feature summary for the required voltages.
[2] VPA\_2P4GHZ is internally connected to the VDD\_RF pin. When not powered externally, VPA\_2P4GHZ = VDD\_RF - 0.275 V. An internal regulator prevents VPA\_2P4GHZ from going above 2.4 V when powered through the VDD\_RF pin.

<sup>[3]</sup> Bluetooth LE. Other modes have different requirements

Table 39. Top-level receiver specifications ( $T_A = 25$  °C, nominal process unless otherwise noted)...continued

| Characteristic <sup>[1]</sup>                                                                                                                                                                                                                    | Symbol                             | Min.          | Тур.       | Max. | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|---------------|------------|------|------|
| Spurious Emission < 1.6 MHz offset (Measured with 100 kHz resolution and average detector. Device transmit on RF channel with center frequency fc and spurious power measured in 1 MHz at RF frequency f), where  f-fc  < 1.6 MHz                | _                                  | _             | <b>-54</b> | _    | dBc  |
| Spurious Emission > 2.5 MHz offset (Measured with 100 kHz resolution and average detector. Device transmit on RF channel with center frequency fc and spurious power measured in 1 MHz at RF frequency f), where  f-fc  > 2.5 MHz <sup>[8]</sup> | _                                  | _             | -70        | _    | dBc  |
| Bluetooth LE coded 125 k                                                                                                                                                                                                                         | kbps (Long Range, 8                | 3x Spreadin   | g)         |      |      |
| Bluetooth LE LR 125 kbps Sensitivity <sup>[9],[3]</sup>                                                                                                                                                                                          | SENS <sub>BLELR125</sub>           | _             | -106       | _    | dBm  |
| Bluetooth LE LR 125 kbps Co-channel Interference (Wanted signal at –79 dBm, BER < 0.1 %).[10]                                                                                                                                                    | COSEL <sub>BLELR125</sub>          |               | -2         |      | dB   |
| Adjacent/Alternate Chai                                                                                                                                                                                                                          | nnel Selectivity Perf              | formance [11] | ]          |      |      |
| Bluetooth LE LR 125 kbps Adjacent ±1 MHz Interference offset (Wanted signal at –79 dBm, BER < 0.1 %) <sup>[10]</sup>                                                                                                                             | SEL <sub>BLELR125, 1</sub>         | _             | 8          | _    | dB   |
| Bluetooth LE LR 125 kbps Adjacent ± 2 MHz Interference offset (Wanted signal at –79 dBm, BER < 0.1 %) <sup>[10]</sup>                                                                                                                            | SEL <sub>BLELR125, 2</sub>         | _             | 50/35      | _    | dB   |
| Bluetooth LE LR 125 kbps Alternate ±3 MHz Interference offset (Wanted signal at –79 dBm, BER < 0.1 %) <sup>[10]</sup>                                                                                                                            | SEL <sub>BLELR125, 3</sub>         | _             | 55/45      | _    | dB   |
| Bluetooth LE LR 125 kbps Alternate ≥ ±4 MHz<br>Interference offset (Wanted signal at –79 dBm, BER < 0.1 %) <sup>[12],[10]</sup>                                                                                                                  | SEL <sub>BLELR125, 4+</sub><br>MHz | _             | 55         | _    | dB   |
| Bluetooth LE coded 500 k                                                                                                                                                                                                                         | kbps (Long Range, 2                | 2x Spreadin   | g)         |      |      |
| Bluetooth LE LR 500 kbps Sensitivity <sup>[9],[3]</sup>                                                                                                                                                                                          | SENS <sub>BLELR500</sub>           | _             | -102       | _    | dBm  |
| Bluetooth LE LR 500 kbps Co-channel Interference (Wanted signal at –72 dBm, BER < 0.1 %).[10]                                                                                                                                                    | COSEL <sub>BLELR500</sub>          |               | -3         |      | dB   |
| Adjacent/Alternate Chai                                                                                                                                                                                                                          | nnel Selectivity Perf              | formance [11] | ]          |      |      |
| Bluetooth LE LR 500 kbps Adjacent ±1 MHz Interference offset (Wanted signal at –72 dBm, BER < 0.1 %.) <sup>[10]</sup>                                                                                                                            | SEL <sub>BLELR500, 1</sub>         | _             | 8          | _    | dB   |
| Bluetooth LE LR 500 kbps Adjacent ±2 MHz Interference offset (Wanted signal at –72 dBm, BER < 0.1 %.) <sup>[10]</sup>                                                                                                                            | SEL <sub>BLELR500, 2</sub><br>MHz  | _             | 50/35      | _    | dB   |
| Bluetooth LE LR 500 kbps Alternate ±3 MHz Interference offset (Wanted signal at –72 dBm, BER < 0.1 %. ) <sup>[10]</sup>                                                                                                                          | SEL <sub>BLELR500, 3</sub>         | _             | 55/45      | _    | dB   |
| Bluetooth LE LR 500 kbps Alternate ≥ ±4 MHz Interference offset (Wanted signal at –72 dBm, BER < 0.1 %.) <sup>[12],[10]</sup>                                                                                                                    | SEL <sub>BLELR500, 4+</sub>        | _             | 52         | _    | dB   |
| Bluetooth L                                                                                                                                                                                                                                      | E un-coded 1 Mbps                  | 1             | 1          | 1    | 1    |

Table continues on the next page...

Table 39. Top-level receiver specifications ( $T_A = 25$  °C, nominal process unless otherwise noted)...continued

| Characteristic <sup>[1]</sup>                                                                                                                                                           | Symbol                                           | Min.          | Тур.  | Max. | Unit |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|---------------|-------|------|------|--|--|--|
| Bluetooth LE 1 Mbps Sensitivity <sup>[9],[3]</sup>                                                                                                                                      | SENS <sub>BLE1M</sub>                            | _             | -97.5 | _    | dBm  |  |  |  |
| Bluetooth LE 1 Mbps Co-channel Interference (Wanted signal at –67 dBm, BER < 0.1 %.).[10]                                                                                               | COSEL <sub>BLE1M</sub>                           |               | -6    |      | dB   |  |  |  |
| Adjacent/Alternate Cha                                                                                                                                                                  | nnel Selectivity Perf                            | formance [11] | l     |      |      |  |  |  |
| Bluetooth LE 1 Mbps Selectivity $\pm 1$ MHz Interference offset (Wanted signal at –67 dBm, BER < 0.1 %.) <sup>[10]</sup>                                                                | SEL <sub>BLE1M, 1 MHz</sub>                      | _             | 0     | _    | dB   |  |  |  |
| Bluetooth LE 1 Mbps Adjacent ±2 MHz Interference offset (Wanted signal at –67 dBm, BER < 0.1 %.) <sup>[10]</sup>                                                                        | SEL <sub>BLE1M, 2 MHz</sub>                      | _             | 45/35 | _    | dB   |  |  |  |
| Bluetooth LE 1 Mbps Selectivity ±3 MHz Interference offset (Wanted signal at –67 dBm, BER < 0.1 %. ) <sup>[10]</sup>                                                                    | SEL <sub>BLE1M, 3 MHz</sub>                      | _             | 53/45 | _    | dB   |  |  |  |
| Bluetooth LE 1 Mbps Alternate ≥ ±4 MHz Interference offset (Wanted signal at –67 dBm, BER < 0.1 %.) <sup>[12],[10]</sup>                                                                | SEL <sub>BLE1M</sub> , 4+ MHz                    | _             | 52    | _    | dB   |  |  |  |
| Intermodul                                                                                                                                                                              | lation Performance                               |               |       |      |      |  |  |  |
| Bluetooth LE 1 Mbps Intermodulation with continuous wave interferer at ±3 MHz (or ±4 MHz) and modulated interferer is at ±6 MHz (or ±8 MHz) – Wanted signal at –64 dBm, BER < 0.1 %.    | IM3-6 <sub>BLE1M</sub><br>IM4-8 <sub>BLE1M</sub> | _             | -27   | _    | dBm  |  |  |  |
| Bluetooth LE 1 Mbps Intermodulation with continuous wave interferer at ±5 MHz and modulated interferer is at ±10 MHz – Wanted signal at –64 dBm, BER < 0.1 %.                           | IM5-10 <sub>BLE1M</sub>                          | _             | -28   | _    | dBm  |  |  |  |
| Blockin                                                                                                                                                                                 | ng Performance                                   |               |       |      |      |  |  |  |
| Bluetooth LE 1 Mbps Out of band blocking from 30 MHz to 1000 MHz and 4000 MHz to 5000 MHz (Wanted signal at –67 dBm, BER < 0.1 %. Interferer continuous wave signal.) <sup>[13]</sup>   | _                                                | -2            | _     | _    | dBm  |  |  |  |
| Bluetooth LE 1 Mbps Out of band blocking from 1000 MHz to 2000 MHz and 3000 MHz to 4000 MHz (Wanted signal at –67 dBm, BER < 0.1 %. Interferer continuous wave signal.)                 | _                                                | -10           | _     | _    | dBm  |  |  |  |
| Bluetooth LE 1 Mbps Out of band blocking from 2001 MHz to 2339 MHz and 2484 MHz to 2999 MHz (Wanted signal at –67 dBm, BER < 0.1 %. Interferer continuous wave signal.) <sup>[14]</sup> | _                                                | -10           | _     | _    | dBm  |  |  |  |
| Bluetooth LE 1 Mbps Out of band blocking from 5000 MHz to 12750 MHz (Wanted signal at –67 dBm, BER < 0. 1 %. Interferer continuous wave signal.) <sup>[14]</sup>                        | _                                                | 2             | 10    | _    | dBm  |  |  |  |
| Bluetooth LE un-coded 2 Mbps (High Speed)                                                                                                                                               |                                                  |               |       |      |      |  |  |  |
| Bluetooth LE 2 Mbps Sensitivity <sup>[9],[3]</sup>                                                                                                                                      | SENS <sub>BLE2M</sub>                            | _             | -95   | _    | dBm  |  |  |  |
| Bluetooth LE 2 Mbps Co-channel Interference (Wanted signal at –67 dBm, BER < 0.1 %). <sup>[10]</sup>                                                                                    | COSEL <sub>BLE2M</sub>                           |               | -7    |      | dB   |  |  |  |

Table 39. Top-level receiver specifications (T<sub>A</sub> = 25 °C, nominal process unless otherwise noted)...continued

| Characteristic <sup>[1]</sup>                                                                                                                                                            | Symbol                                           | Min.                | Тур.  | Max. | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|---------------------|-------|------|------|
| Adjacent/Alternate                                                                                                                                                                       | Channel Performal                                | nce <sup>[11]</sup> |       |      |      |
| Bluetooth LE 2 Mbps Adjacent ±2 MHz Interference offset (Wanted signal at –67 dBm, BER < 0.1 %) [10]                                                                                     | SEL <sub>BLE2M, 2 MHz</sub>                      | _                   | 5     | _    | dB   |
| Bluetooth LE 2 Mbps Alternate ±4 MHz Interference offset (Wanted signal at –67 dBm, BER < 0.1 %.) <sup>[10]</sup>                                                                        | SEL <sub>BLE2M, 4 MHz</sub>                      | _                   | 42/30 | _    | dB   |
| Bluetooth LE 2 Mbps Selectivity ±6 MHz Interference offset (Wanted signal at –67 dBm, BER < 0.1 %.) <sup>[10]</sup>                                                                      | SEL <sub>BLE2M, 6 MHz</sub>                      | _                   | 50    | _    | dB   |
| Bluetooth LE 2 Mbps Selectivity ≥±8 MHz Interference offset (Wanted signal at –67 dBm, BER < 0.1 %.) <sup>[12],[10]</sup>                                                                | SEL <sub>BLE2M, 8+ MHz</sub>                     | _                   | 52    | _    | dB   |
| Intermodul                                                                                                                                                                               | lation Performance                               |                     | 1     |      |      |
| Bluetooth LE 2 Mbps Intermodulation with continuous wave interferer at ±6 MHz and modulated interferer is at ±12 MHz Wanted signal at –64 dBm, BER < 0.1 %.                              | IM6-12 <sub>BLE2M</sub>                          | _                   | -28   | _    | dBm  |
| Bluetooth LE 2 Mbps Intermodulation with continuous wave interferer at ±8 MHz (or ±10 MHz) and modulated interferer is at ±16 MHz (or ±20 MHz) – Wanted signal at –64 dBm, BER < 0.1 %.) | IM8-10 <sub>BLE2M</sub> IM16-20 <sub>BLE2M</sub> | _                   | -32   | _    | dBm  |
| Blockir                                                                                                                                                                                  | ng Performance                                   |                     |       |      |      |
| Bluetooth LE 2 Mbps Out of band blocking from 30 MHz to 1000 MHz and 4000 MHz to 5000 MHz (Wanted signal at –67 dBm, BER < 0.1 %. Interferer continuous wave signal.) <sup>[13]</sup>    | _                                                | -4                  | _     | _    | dBm  |
| Bluetooth LE 2 Mbps Out of band blocking from 1000 MHz to 2000 MHz and 3000 MHz to 4000 MHz (Wanted signal at –67 dBm, BER < 0.1 %. Interferer continuous wave signal.)                  | _                                                | -10                 | _     | _    | dBm  |
| Bluetooth LE 2 Mbps Out of band blocking from 2001 MHz to 2339 MHz and 2484 MHz to 2999 MHz (Wanted signal at –67 dBm, BER < 0.1 %. Interferer continuous wave signal.) <sup>[14]</sup>  | _                                                | -10                 | _     | _    | dBm  |
| Bluetooth LE 2 Mbps Out of band blocking from 5000 MHz to 12750 MHz (Wanted signal at –67 dBm, BER < 0.1 %. Interferer continuous wave signal.) <sup>[14]</sup>                          | _                                                | 2                   | 10    | _    | dBm  |

- [1] All the RX parameters are measured at the RF pin.
- [2] Transceiver power consumption.
- [3] Variation across temperature (-40 °C to 125 °C) is up to 3 dB.
- [4] Receiver noise Figure is computed from RF pin to composite (I+jQ) ADC output
- 5] Narrow-band RSSI mode.
- [6] With RSSI\_CTRL\_0.RSSI\_ADJ field calibrated to account for antenna to RF input losses.
- [7] With one point calibration over frequency and temperature.
- [8] Exceptions allowed for twice the reference clock frequency(fref) multiples.
- 9] Measured at 0.1 % BER using 37 bytes payload long packets in maximum gain mode and nominal conditions.
- [10] Selectivity values expressed as Interferer over Carrier relative level (I/C)
- [11] Bluetooth LE adjacent and alternate selectivity performance is measured with modulated interference signals.
- [12] Exceptions allowed for multiple of XTAL frequency
- [13] Exceptions allowed for carrier frequency sub harmonics.
- [14] Exceptions allowed for carrier frequency harmonics.

Table 40. Receiver Specifications with Generic FSK Modulations

|                 |                        |                     |                                                | Adjacent/Alternate channel selectivity (dB)[1],[2] |                                              |                                              |                                              |                                              |                |
|-----------------|------------------------|---------------------|------------------------------------------------|----------------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------|
| Modulation type | Data<br>rate<br>(kb/s) | Channel<br>BW (kHz) | Typical<br>sensitivity<br>(dBm) <sup>[3]</sup> | Desired<br>signal<br>level<br>(dBm)                | Interferer<br>at ±1*<br>channel<br>BW offset | Interferer<br>at ±2*<br>channel<br>BW offset | Interferer<br>at ±3*<br>channel<br>BW offset | Interferer<br>at ±4*<br>channel<br>BW offset | Co-<br>channel |
| GFSK BT =       | 2000                   | 4000                | -95                                            | -67                                                | 5                                            | 45/35                                        | 52                                           | 55                                           | 7              |
| 0.5, h = 0.5    | 1000                   | 2000                | -98                                            | -67                                                | 0                                            | 42/32                                        | 52/42                                        | 55                                           | 7              |
|                 | 500                    | 1000                | -101                                           | -85                                                | 40                                           | 50/35                                        | 55                                           | 55                                           | 6              |
|                 | 250                    | 500                 | -106                                           | -85                                                | 38                                           | 48                                           | 52                                           | 55/35                                        | 6              |

<sup>[1]</sup> Selectivity measured with an unmodulated blocker.

# 3.5.3 Channel sounding summary

### Channel sounding mode capabilities

Table 41. Channel sounding mode capabilities

| Description                                                                                                         | Parameter | Qualified Value | Unit |
|---------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------|
| Time allocated to swap channel                                                                                      | T_FCS     | 50              | μs   |
|                                                                                                                     |           | 80              |      |
|                                                                                                                     |           | 150             |      |
| Interlude time allocated between RTT packets from initiator device                                                  | T_IP1     | 40              | μs   |
| and reflector device                                                                                                |           | 80              |      |
|                                                                                                                     |           | 145             |      |
| Interlude time allocated between tone TX from initiator device and                                                  | T_IP2     | 40              | μs   |
| reflector device                                                                                                    |           | 80              |      |
|                                                                                                                     |           | 145             |      |
| Phase measurement time                                                                                              | T_PM      | 20              | μs   |
|                                                                                                                     |           | 40              |      |
| Time allocated for Power Amplifier ramp-down (fixed value in the core specification)                                | T_RD      | 5               | μs   |
| Guard time between tone and packet transmission, in mode 0 and mode 3 steps (fixed value in the core specification) | T_GD      | 10              | μs   |
| Antenna switching time                                                                                              | T_SW      | 2               | μs   |
|                                                                                                                     |           | 4               |      |
|                                                                                                                     |           | 10              |      |
| Frequency measurement time in mode 0 step (fixed value in the core specification)                                   | T_FM      | 80              | μs   |

<sup>[2]</sup> Selectivity values expressed as Interferer over Carrier relative level (I/C)

<sup>[3]</sup> Variation across temperature (-40 °C to 125 °C) is up to 3 dB.

Table 41. Channel sounding mode capabilities...continued

| Description                                                  | Parameter | Qualified Value | Unit |
|--------------------------------------------------------------|-----------|-----------------|------|
| CS SYNC packet (Access Address) duration (fixed value in the | T_SY      | 44              | μs   |
| core specification)                                          |           | 26              |      |

### Table 42. Channel sounding supported capabilities

| Description                                                                                                                  | Parameter                     | Supported |
|------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----------|
| Modulation supported in mode 0, mode 1 and mode 3 packets 1 Mbps, 2 Mbps                                                     | CS SYNC PHY                   | YES       |
| CS SYNC packet payload (HW support).Access<br>Address Random Sequence 32, 64, 96 & 128 bit                                   | RTT_TYPE                      | YES       |
| RTT_AA_Only_N, RTT_Random_Payload_N - 10 ns time-of-flight precision requirement for Channel Sounding security up to level 4 | RTT_Capability                | YES       |
| Channel Sounding Initiator support                                                                                           | CS Initiator                  | YES       |
| Channel Sounding Reflector support                                                                                           | CS Reflector                  | YES       |
| CS Step for time and frequency synchronization                                                                               | MODE 0                        | YES       |
| RTT packet exchange                                                                                                          | MODE 1                        | YES       |
| Tone exchange (Phase Based Ranging)                                                                                          | MODE 2                        | YES       |
| RTT & tone exchange                                                                                                          | MODE 3                        | YES       |
| Number of antenna paths1, 2, 4                                                                                               | N_AP                          | YES       |
| 1x1, 1x2, 1x4, 2x1, 4x1, 2x2                                                                                                 | Antenna Configurations        | YES       |
| Specifies which channels are used or excluded0xXXXX XXXX XXXX XXXX                                                           | Channel_Map                   | YES       |
| Channel selection algorithm for mode 0 steps                                                                                 | Channel selection #3A         | YES       |
| Channel selection algorithm for non-mode 0 steps                                                                             | Channel selection<br>#3B, #3C | YES       |
| CS Tone Quality Indicator 2 levels (low & high)                                                                              | TQI                           | YES       |
| Normalized Attack Detection Metric (phase-based)                                                                             | NADM                          | YES       |
| Bluetooth LE specification allows repeating the procedure multiple times in a controlled way                                 | Procedure Repeat              | YES       |
| Frequency Actuation Error bit indicates whether the device supports mode-0 FAE tables                                        | No_FAE                        | YES       |

# 3.5.4 Transmit and PLL feature summary

- Supports constant envelope modulation of 2.4 GHz ISM frequency band.
- Fast PLL Lock time: < 25 μs
- Reference Frequency:
  - 32 MHz crystals supported for Bluetooth LE and Generic FSK modes

Table 43. Top-level transmitter specifications ( $T_A$  = 25 °C, nominal process unless otherwise noted)

| Characteristic <sup>[1]</sup>                                                                                                                                                   | Symbol                | Min.  | Тур.  | Max.  | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|-------|-------|------|
| Transmitter Acti                                                                                                                                                                | ive Power Consum      | ption |       |       |      |
| Supply current Tx On with P <sub>RF</sub> = 0 dBm and DC-DC converter enabled (Buck; VDD_DCDC = 3.3 V, VDD_RF = VDD_LDO_CORE = 1.25 V, VDD_LDO_ANT_OUT = 1.12 V) [2]            | I <sub>TX0dBm</sub>   | _     | 5.38  | _     | mA   |
| Supply current Tx On with P <sub>RF</sub> = 0 dBm and DC-DC converter disabled (Bypass, VDD_RF = VDD_LDO_CORE = 3.3 V,VDD_LDO_ANT_OUT = 1.12 V) [2]                             | $I_{TX0dBmb}$         | _     | 8.95  | _     | mA   |
| Supply current Tx On with P <sub>RF</sub> = +4 dBm and DC-DC converter enabled (Buck; VDD_DCDC = 3.3 V, VDD_RF = VDD_LDO_CORE = 1.8 V, VDD_LDO_ANT_OUT = 1.69 V) [2]            | I <sub>TX4dBm</sub>   | _     | 7.96  | _     | mA   |
| Supply current Tx On with P <sub>RF</sub> = 4 dBm and DC-DC converter disabled (Bypass, VDD_RF = VDD_LDO_CORE = 3.3 V,VDD_LDO_ANT_OUT = 1.69 V) [2]                             | I <sub>TX4dBmb</sub>  | _     | 11.28 | _     | mA   |
| Supply current Tx On with P <sub>RF</sub> = +7 dBm and DC-DC converter enabled (Buck; VDD_DCDC = 3.3 V, VDD_RF = VDD_LDO_CORE = 1.8 V, VDD_LDO_ANT_OUT = 1.67 V) [2]            | I <sub>TX7dBm</sub>   | _     | 9.86  | _     | mA   |
| Supply current Tx On with P <sub>RF</sub> = 7 dBm and DC-DC converter disabled (Bypass, VDD_RF = VDD_LDO_CORE = 3.3 V, VDD_LDO_ANT_OUT = 1.67 V) <sup>[2]</sup>                 | I <sub>TX7dBmb</sub>  | _     | 14.72 | _     | mA   |
| Supply current Tx On with P <sub>RF</sub> = +10 dBm and DC-DC converter enabled (Buck; VDD_DCDC = 3.3 V, VDD_RF = VDD_LDO_CORE = 2.4 V,VDD_LDO_ANT_OUT = 2.32 V) <sup>[2]</sup> | I <sub>TX10dBm</sub>  | _     | 15.75 | _     | mA   |
| Supply current Tx On with P <sub>RF</sub> = 10 dBm and DC-DC converter disabled (Bypass, VDD_RF = VDD_LDO_CORE = 3.3 V, VDD_LDO_ANT_OUT = 2.32 V) <sup>[2]</sup>                | I <sub>TX10dBmb</sub> | _     | 18.99 | _     | mA   |
| Transmitter G                                                                                                                                                                   | Seneral Specification | ons   |       |       |      |
| Output RF Frequency                                                                                                                                                             | f <sub>RFout</sub>    | 2.360 | _     | 2.487 | GHz  |
| Maximum RF Output Power; 10 dBm configuration [3],[4]                                                                                                                           | P <sub>RF,maxV</sub>  | _     | 10    | _     | dBm  |
| Minimum RF Output power [5],[4]                                                                                                                                                 | P <sub>RF,minn</sub>  |       | -30   | _     | dBm  |
| RF Output power control range (nominal power supply)                                                                                                                            | P <sub>RFCR</sub>     |       | 32    | _     | dB   |
| Bluetooth LE Maximum Deviation of the Carrier Frequency <sup>[6]</sup>                                                                                                          | F <sub>cdev,BLE</sub> | _     | ±3    | _     | kHz  |
| Bluetooth LE Frequency Hopping Support                                                                                                                                          |                       |       | YES   |       |      |

Table continues on the next page...

Table 43. Top-level transmitter specifications (T<sub>A</sub> = 25 °C, nominal process unless otherwise noted)...continued

| Characteristic <sup>[1]</sup>                                                                                       | Symbol                    | Min.      | Тур. | Max. | Unit    |
|---------------------------------------------------------------------------------------------------------------------|---------------------------|-----------|------|------|---------|
| 2 <sup>nd</sup> Harmonic of Transmit Carrier Frequency (P <sub>out</sub> = P <sub>RF,max</sub> ) <sup>[7],[8]</sup> | TXH2                      | _         | -53  | _    | dBm/MHz |
| $3^{rd}$ Harmonic of Transmit Carrier Frequency ( $P_{out} = P_{RF,max}$ ) <sup>[8]</sup>                           | TXH3                      | _         | -50  | _    | dBm/MHz |
| Bluetooth LE un-coded 1 MI                                                                                          | bps/coded 125 kbps        | coded 500 | kbps |      |         |
| Bluetooth LE 1 Mbps TX Output Spectrum 20 dB BW                                                                     | TXBW <sub>BLE1M</sub>     | 1.0       |      | _    | MHz     |
| Bluetooth LE 1 Mbps average frequency deviation using a 00001111 modulation sequence                                | Δf1 <sub>avg,BLE1M</sub>  | _         | 250  | _    | kHz     |
| Bluetooth LE 1 Mbps average frequency deviation using a 01010101 modulation sequence                                | Δf2 <sub>avg,BLE1M</sub>  | _         | 220  | _    | kHz     |
| Bluetooth LE 1 Mbps RMS FSK Error                                                                                   | FSK <sub>err,BLE1M</sub>  | _         | 3%   | _    |         |
| Bluetooth LE 1 Mbps Adjacent Channel Transmit Power at 2 MHz offset <sup>[8]</sup>                                  | P <sub>RF2MHz,BLE1M</sub> | _         | _    | -55  | dBc     |
| Bluetooth LE 1 Mbps Adjacent Channel Transmit Power at ≥ 3 MHz offset <sup>[8]</sup>                                | P <sub>RF3MHz,BLE1M</sub> | _         | _    | -59  | dBc     |
| Bluetooth L                                                                                                         | E un-coded 2 Mbps         | <b>i</b>  |      |      |         |
| Bluetooth LE 2 Mbps TX Output Spectrum 20 dB BW                                                                     | TXBW <sub>BLE2M</sub>     | 2.0       | _    | _    | MHz     |
| Bluetooth LE 2 Mbps average frequency deviation using a 00001111 modulation sequence                                | Δf1 <sub>avg,BLE2M</sub>  | _         | 500  | _    | kHz     |
| Bluetooth LE 2 Mbps average frequency deviation using a 01010101 modulation sequence                                | Δf2 <sub>avg,BLE2M</sub>  | _         | 440  | _    | kHz     |
| Bluetooth LE 2 Mbps RMS FSK Error                                                                                   | FSK <sub>err,BLE2M</sub>  | _         | 4%   | _    |         |
| Bluetooth LE 2 Mbps Adjacent Channel Transmit Power at 4 MHz offset <sup>[8]</sup>                                  | P <sub>RF4MHz,BLE2M</sub> | _         | _    | -55  | dBc     |
| Bluetooth LE 2 Mbps Adjacent Channel Transmit Power at ≥ 6 MHz offset <sup>[8]</sup>                                | P <sub>RF6MHz,BLE2M</sub> | _         | _    | -60  | dBc     |

<sup>[1]</sup> All the TX parameters are measured at test hardware SMA connector.

### 3.6 Analog

### 3.6.1 ADC electrical specifications

Transceiver power consumption. NBU running at 16 MHz.

 <sup>[3]</sup> Measured at RF pins, with V<sub>PA 2P4GHz</sub> = 2.4 V.
 [4] Variation across temperature (-40 °C to 125 °C) is up to 3 dB.

Measured at the RF pins single supply configuration VDD\_RF = VDD\_LDO\_CORE = 1.25 V

Maximum drift of carrier frequency of the PLL during a Bluetooth LE packet with a nominal 32 MHz reference crystal.

Harmonic levels based on recommended 2 component match for TX output power ≤ 5 dBm. Transmit harmonic levels depend on the quality of matching components. Additional harmonic margin using a 3<sup>rd</sup> matching component (1x shunt capacitor) is possible.

<sup>[8]</sup> Measured at Pout > 5 dBm and recommended high-power TX match.

### 3.6.1.1 16-bit ADC operating conditions

Table 44. 16-bit ADC operating conditions

| Symbol               | Description                                                                      | Min.                | Typ.[1]             | Max.                | Unit | Notes        |
|----------------------|----------------------------------------------------------------------------------|---------------------|---------------------|---------------------|------|--------------|
| $V_{DD\_ANA}$        | Supply voltage                                                                   | 1.71                | _                   | 3.6                 | V    | _            |
| $\Delta V_{DD\_ANA}$ | Supply voltage delta to V <sub>DD</sub> (V <sub>DD</sub> – V <sub>DD_ANA</sub> ) | -0.1                | 0                   | +0.1                | mV   | [2]          |
| ΔV <sub>SS_ANA</sub> | Ground voltage delta to V <sub>SS</sub> (V <sub>SS</sub> – V <sub>SS_ANA</sub> ) | -0.1                | 0                   | +0.1                | mV   | [2]          |
| $V_{REFH}$           | ADC reference voltage high                                                       | 0.99                | V <sub>DD_ANA</sub> | V <sub>DD_ANA</sub> | V    | _            |
| V <sub>REFL</sub>    | ADC reference voltage low                                                        | V <sub>SS_ANA</sub> | V <sub>SS_ANA</sub> | V <sub>SS_ANA</sub> | V    | [3]          |
| $V_{ADIN}$           | Input voltage                                                                    | V <sub>REFL</sub>   | _                   | V <sub>REFH</sub>   | V    | [3], [4],[5] |
| f <sub>ADCK</sub>    | ADC input clock frequency  • Low-power mode (PWRSEL=00)                          | 6                   | _                   | 20                  | MHz  | _            |
|                      | High-speed 16b mode (PWRSEL = 10)                                                | 6                   | _                   | 48                  | MHz  |              |
|                      | High-speed 12b mode (PWRSEL = 10)                                                | 6                   | _                   | 60                  | MHz  |              |
| $C_{ADIN}$           | Input capacitance                                                                | _                   | 3.7                 | 4.63                | pF   | _            |
| Cp                   | Parasitic Cap of pad /package                                                    | _                   | 2                   | 3                   | pF   | _            |
| R <sub>AS</sub>      | Analog source resistance (external)                                              | _                   | _                   | 5                   | kΩ   | [6]          |
| R <sub>ADIN</sub>    | High-speed dedicated input channel (CH0:3)                                       |                     |                     |                     | kΩ   | [7],[8]      |
|                      | — V <sub>DD_ANA</sub> ≥ 1.71 V                                                   | _                   | 0.95                | 1.7                 |      |              |
|                      | — V <sub>DD_ANA</sub> ≥ 2.1 V                                                    | _                   | 0.95                | 1.6                 |      |              |
|                      | — V <sub>DD_ANA</sub> ≥ 2.5 V                                                    | _                   | 0.95                | 1.4                 |      |              |
|                      | Standard external input channel (Ch4:7)                                          |                     |                     |                     |      |              |
|                      | — V <sub>DD_ANA</sub> ≥ 1.71 V                                                   | _                   | 1.35                | 3.25                |      |              |
|                      | — V <sub>DD_ANA</sub> ≥ 2.1 V                                                    | _                   | 1.35                | 2.15                |      |              |
|                      | — V <sub>DD_ANA</sub> ≥ 2.5 V                                                    | _                   | 1.35                | 1.75                |      |              |
|                      | Standard muxed input channel (Ch4:11)                                            |                     |                     |                     |      |              |
|                      | — V <sub>DD_ANA</sub> ≥ 1.71 V                                                   | <del>-</del>        | 1.65                | 7.25                |      |              |
|                      | — V <sub>DD_ANA</sub> ≥ 2.1 V                                                    | <del>-</del>        | 1.65                | 3.05                |      |              |
|                      | — V <sub>DD_ANA</sub> ≥ 2.5 V                                                    | <del>-</del>        | 1.65                | 2.35                |      |              |

<sup>[1]</sup> Typical values assume  $V_{DD\_ANA}$  = 3.0 V, Temp = 25 °C,  $f_{ADCK}$  = 24 MHz, unless otherwise stated. Typical values are for reference only, and are not tested in production.

DC potential difference.

For devices that do not have a dedicated VREFL and VSS\_ANA pins, VREFL and VSS\_ANA are tied to VSS internally.

<sup>[4]</sup> If V<sub>REFH</sub> is less than V<sub>DD\_ANA</sub>, then voltage inputs greater than V<sub>REFH</sub> but less than V<sub>DD\_ANA</sub> are allowed but result in a full scale conversion result
[5] ADC selected inputs and unselected dedicated inputs must not exceed V<sub>DD\_ANA</sub> during an ADC conversion. Unselected muxed inputs may exceed V<sub>DD\_ANA</sub> but must not exceed the IO supply associated with the inputs (VDD\_IO\_X) when a conversion is in progress. If an ADC input may exceed these levels, then a minimum of 1 K series resistance must be used between the source and the ADC input pin.

This resistance is external to MCU. To achieve the best results, the analog source resistance must be kept as low as possible.

There are several types of ADC inputs. To see which channels correspond to which type of ADC inputs, see channel index map in reference manual

<sup>[8]</sup> If the input come through a mux in the IO pad, add the IO Mux Resistance Adder value to the resistance for the channel type



### 3.6.1.2 16-bit ADC electrical characteristics

Table 45. 16-bit ADC characteristics (VREFH = VDD\_ANA, VREFL = VSS\_ANA)

| Symbol            | Description                              | Min. | Typ.[1] | Max.  | Unit   | Notes        |
|-------------------|------------------------------------------|------|---------|-------|--------|--------------|
| I <sub>DDA</sub>  | Supply current                           |      |         |       |        | [2]          |
|                   | PWREN=0, Conversions triggered at 1 kS/s | _    | 2.2     | _     | μΑ     |              |
|                   | PWREN=1, No Conversions                  | _    | 160     | 215   | μΑ     |              |
|                   | Low-power, single-ended mode, 6 MHz      | _    | 340     | 440   | μΑ     |              |
|                   | Low-power, or dual-SE mode, 6 MHz        | _    | 500     | 640   | μΑ     |              |
|                   | Low-power, single-ended mode, 24 MHz     | _    | 415     | 530   | μΑ     |              |
|                   | Low-power, or dual-SE mode, 24 MHz       | _    | 580     | 750   | μΑ     |              |
|                   | High-speed, single-ended mode, 48 MHz    | _    | 940     | 1200  | μA     |              |
|                   | High-speed, or dual-SE mode, 48 MHz      | _    | 1500    | 1950  | μA     |              |
| I <sub>TS</sub>   | Temp Sensor Current Adder                | _    | 40      | 50    | μA     | <del>_</del> |
| C <sub>SMP</sub>  | ADC Sample cycles                        | 3.5  | _       | 131.5 | cycles | [3]          |
| C <sub>CONV</sub> | ADC conversion cycles                    | 24   | _       | 152   | cycles | _            |
| C <sub>RATE</sub> | ADC conversion rate                      | _    | _       | 0.857 | MS/s   | [4]          |

Table 45. 16-bit ADC characteristics (VREFH = VDD\_ANA, VREFL = VSS\_ANA)...continued

| Symbol               | Description                                               | Min.            | Typ. <sup>[1]</sup> | Max.       | Unit               | Notes    |
|----------------------|-----------------------------------------------------------|-----------------|---------------------|------------|--------------------|----------|
|                      | Low-power mode                                            | _               | _                   | 2          |                    |          |
|                      | High-speed mode (16-bits)                                 | _               | _                   | 3.16       |                    |          |
|                      | High-speed mode (12-bits)                                 |                 |                     |            |                    |          |
| T <sub>SMP_REQ</sub> | Required Sample Time                                      | See<br>equation | _                   | _          | ns                 | [5]      |
| T <sub>AZ_REQ</sub>  | Required Auto-zero Time                                   | 291.7           |                     | _          | ns                 | [5]      |
|                      | Low-power mode                                            | 72.9            |                     | _          |                    |          |
|                      | High-power mode (16-bits)                                 | 58.3            |                     |            |                    |          |
|                      | High-power mode (12-bits)                                 | 30.0            |                     |            |                    |          |
| T <sub>SMP</sub>     | Sample Time External inputs                               | See<br>equation | _                   | _          | ns                 | [5]      |
| T <sub>SMP_INT</sub> | Internal channel sample time                              | 1.5             | _                   | _          | μs                 | [6]      |
| DNL                  | Differential non-linearity                                | _               | ±0.7                | +1.4/-0.95 | LSB <sup>[7]</sup> | [8]      |
| INL                  | Integral non-linearity                                    | _               | ±2.0                | +4.0/–2.0  | LSB <sup>[7]</sup> | [8]      |
| Z <sub>SE</sub>      | Zero-scale error (V <sub>ADIN</sub> = V <sub>REFL</sub> ) | _               | ±1.0                | ±2.0       | LSB <sup>[7]</sup> | [8]      |
| F <sub>SE</sub>      | Full-scale error (V <sub>ADIN</sub> =V <sub>REFH</sub> )  | _               | ±2.0                | +2.0/–8.0  | LSB <sup>[7]</sup> | [8]      |
| TUE                  | Total unadjusted error                                    | _               | ±4.0                | ±10.0      | LSB <sup>[7]</sup> | [8]      |
| ENOB                 | Effective number of bits                                  |                 |                     |            |                    | [8],[9]  |
|                      | Differential mode                                         | 10.7            | 40.5                |            | bits               |          |
|                      | — 0.5 MS/s                                                | 12.7            | 13.5                | _          |                    |          |
|                      | — 2 MS/s                                                  | 12.0            | 12.7                | _          |                    |          |
|                      | Single-ended mode                                         |                 |                     |            |                    |          |
|                      | — 0.5 MS/s                                                | 12.4            | 13.1                | _          |                    |          |
|                      | — 2 MS/s                                                  | 11.5            | 12.2                | _          |                    |          |
| SINAD                | Signal-to-noise plus distortion                           |                 |                     |            | 4D                 | [8],[9]  |
|                      | Differential mode                                         | 80              | 86                  |            | dB                 |          |
|                      | — 0.5 MS/s                                                |                 |                     | _          |                    |          |
|                      | — 2 MS/s                                                  | 75              | 79                  | -          |                    |          |
|                      | Single-ended mode                                         | 77              | 81                  |            |                    |          |
|                      | — 0.5 MS/s                                                |                 |                     |            |                    |          |
|                      | — 2 MS/s                                                  | 71              | 75                  | _          |                    |          |
| THD                  | Total harmonic distortion                                 | 85              | 92                  | _          | dB                 | [8],[10] |
| SFDR                 | Spurious free dynamic range                               | 86              | 94                  | _          | dB                 | [8],[10] |

Table 45. 16-bit ADC characteristics (VREFH = VDD\_ANA, VREFL = VSS\_ANA)...continued

| Symbol          | Description                                  | Min. | Typ. <sup>[1]</sup>                | Max. | Unit | Notes |
|-----------------|----------------------------------------------|------|------------------------------------|------|------|-------|
| T <sub>SU</sub> | ADC/VREF start-up time                       | 5    | _                                  | _    | μs   | [11]  |
| E <sub>IL</sub> | Input leakage error                          | _    | I <sub>lkg</sub> × R <sub>AS</sub> | _    | mV   | [12]  |
| E <sub>TS</sub> | Temperature sensor error                     | _    | ±1                                 | ±3   | °C   | [13]  |
|                 | • T=-40 °C to 105 °C<br>• T=-40 °C to 125 °C | _    | ±1.5                               | ±4   |      |       |

- [1] Typical values assume V<sub>DD\_ANA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 24 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.
- The ADC supply current depends on the ADC conversion clock speed, conversion rate and power mode. Typical value show is at 6 MHz, 24 MHz, and 48 MHz. For lowest power operation, PWRSEL should be set to 00.
- [3] Must meet minimum TSMP requirement.
- Maximum conversion rate for high-speed mode is with FADCK = 48 MHz. Maximum conversion rate for low-power mode is FADCK = 24 MHz and 7.5 sample cycles (to meet the minimum auto-zero time requirement).
- Required sample time is dictated by external components RAS, CAS, internal components RADIN, CADIN, CP, and desired sample accuracy in bits. Calculated it with formula: T SMP\_REQ = B\*IN(2)\*[RAS\*(CAS\*CP)+ (RAS + R ADIN)\* CADIN(typ). Required auto-zero time is for ADC comparator offset cancellation. The chosen sample time should be no less than maximum of the two:  $T_{SMP} = max(T_{SMP REQ}, T_{AZ REQ})$ .
- Internal channel inputs are those that do not come from external source (temperature sensor, bandgap).
- 1 LSB =  $(V_{REFH} V_{REFL})/2^N$  (N=14 bits), for 16-bit specifications, multiply by 4.
- All accuracy numbers assume the ADC is calibrated with V<sub>REFH</sub>=V<sub>DD\_ANA</sub> and using a high-speed dedicated input channel.
- [9] Dynamic results assume  $F_{in} = 1$  kHz sinewave, AVGS = 0 for 2 MS/s, AVGS = 4 for 0.5 MS/s. [10] Dynamic results assume  $F_{in} = 1$  kHz sinewave, no averaging.
- [11] Set the power up delay (PUDLY) according to the ADC start-up time if PWREN=0.
- [12] I<sub>lkg</sub> = leakage current (Refer to pin leakage specification in the packaged device's voltage and current operating ratings).
- [13] The temperature sensor can be calibrated to a ± 0.5% precision after board assembly by using a 3 temperature calibration flow with accurate ± 0.15 % temperature chamber.

### 3.6.2 CMP and 8-bit DAC electrical specifications

Table 46. Comparator and 8-bit DAC electrical specifications

| Symbol              | Description                                                                                                                        | Min.    | Тур.             | Max.           | Unit           | Notes |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------|---------|------------------|----------------|----------------|-------|
| VDD_IO_A<br>BC      | Supply voltage                                                                                                                     | 1.71    | _                | 3.6            | V              | _     |
| VREFH               | 8-bit DAC reference voltage high                                                                                                   | 0.97    | _                | VDD_IO_A<br>BC | V              | _     |
| I <sub>DD_CMP</sub> | Supply current  • High-speed mode (EN=1, HPMD=1, NPMD=0)  • Normal mode (EN=1, HPMD=0, NPMD=0)  • Nano mode (EN=1, HPMD=0, NPMD=1) |         | 200<br>10<br>400 | _<br>_<br>_    | μΑ<br>μΑ<br>nA | _     |
| V <sub>AIN</sub>    | Analog input voltage                                                                                                               | VSS_ANA | _                | VDD_ANA        | V              | [1]   |
| V <sub>AIO</sub>    | Analog input offset voltage  • High-speed mode                                                                                     | _       | _                | 20             | mV             | _     |
|                     | Normal mode     Nano mode                                                                                                          | _       | _                | 20<br>40       | mV<br>mV       |       |
| V <sub>H</sub>      | Analog comparator hysteresis                                                                                                       | _       | 0                | <del>-</del>   | mV             | [2]   |

Table 46. Comparator and 8-bit DAC electrical specifications...continued

| Symbol             | Description                                         | Min. | Тур. | Max. | Unit | Notes |
|--------------------|-----------------------------------------------------|------|------|------|------|-------|
|                    | • CR0[HYSTCTR] = 00                                 | _    | 10   | _    | mV   |       |
|                    | • CR0[HYSTCTR] = 01                                 | _    | 20   | _    | mV   |       |
|                    | • CR0[HYSTCTR] = 10                                 | _    | 30   | _    | mV   |       |
|                    | CR0[HYSTCTR] = 11                                   |      |      |      |      |       |
| t <sub>D</sub>     | Propagation delay                                   |      |      |      |      | [3]   |
|                    | High-speed mode, 100 mV overdrive, power     1.71 V | _    | _    | 25   | ns   |       |
|                    | High-speed mode, 30 mV overdrive, power     1.71 V  | _    | _    | 50   | ns   |       |
|                    | Normal mode, 30 mV overdrive, power >     1.71 V    | _    | _    | 600  | ns   |       |
|                    | Nano mode, 30 mV overdrive, power > 1.71     V      | _    | _    | 5    | μs   |       |
| t <sub>init</sub>  | Analog comparator initialization delay              | _    | _    | 40   | μs   | [4]   |
| I <sub>DAC8b</sub> | 8-bit DAC current adder (enabled)                   |      |      |      |      | _     |
|                    | High-power mode (EN=1, PMODE=1)                     | _    | 10   | _    | μA   |       |
|                    | Low-power mode (EN=1, PMODE=0)                      | _    | 1    | _    | μA   |       |
| INL                | 8-bit DAC integral non-linearity                    |      |      |      | LSB  | [5]   |
|                    | Low/High power mode, supply power > 1.71     V      | -1.0 | _    | +1.0 |      |       |
| DNL                | 8-bit DAC differential non-linearity                |      |      |      | LSB  | [5]   |
|                    | Low/High power mode, power > 1.71 V                 | -1.0 | _    | +1.0 |      |       |

<sup>[1]</sup> For devices that do not have a dedicated VSS\_ANA pin, VSS\_ANA is tied to VSS internally.

#### Typical hysteresis

Typical hysteresis is measured with input voltage range limited to 0.6 to VDD\_ANA-0.6 V.

Overdrive does not include input offset voltage or hysteresis.

<sup>[4]</sup> Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to CMP\_DACCR[DACEN], CMP\_DACCR[VRSEL], CMP\_DACCR[VOSEL], CMP\_MUXCR[PSEL], and CMP\_MUXCR[MSEL]), and the comparator output settling to a stable level.

[5] 1 LSB = V<sub>reference</sub>/256.



Figure 8. Typical hysteresis vs. Vin level (VDD = 3.3 V, HPMD = 1, NMPD = 0)



Figure 9. Typical hysteresis vs. Vin level (VDD = 3.3 V, HPMD = 0, NPMD = 0)



### 3.6.3 Voltage reference electrical specifications

Table 47. VREF operating requirements

| Symbol         | Description             | Min. | Тур. | Max. | Unit | Notes                |
|----------------|-------------------------|------|------|------|------|----------------------|
| VDD_ANA        | Supply voltage          | 1.71 | 3.0  | 3.6  | V    | [1]                  |
| C <sub>L</sub> | Output load capacitance | 130  | 220  | 470  | nF   | [2] <sub>,</sub> [3] |

- [1] VDD\_ANA must be at least 600 mV greater than the selected VREFO output voltage.
- C<sub>L</sub> must be connected to VREFO if the VREFO functionality is being used for either an internal or external reference.
- [3] The minimum CL capacitance must take into account the variation in capacitance of the chosen capacitor due to voltage, temperature and aging.

Table 48. VREF operating behaviors

| Symbol                        | Description                                              | Min. | Тур. | Max. | Unit | Notes |  |  |  |  |  |
|-------------------------------|----------------------------------------------------------|------|------|------|------|-------|--|--|--|--|--|
|                               | 1.0 V low-power reference voltage                        |      |      |      |      |       |  |  |  |  |  |
| V <sub>vrefo_lpbg</sub>       | Voltage reference output 1.0 V - LP bandgap              |      | 1.0  |      | V    | [1]   |  |  |  |  |  |
| I <sub>q_lpbg</sub>           | Quiescent current - LP bandgap                           | _    | 19   | _    | μΑ   | _     |  |  |  |  |  |
| I <sub>ptat</sub>             | Output current reference (PTAT) - LP bandgap (room temp) | _    | 1    | _    | μΑ   | _     |  |  |  |  |  |
| I <sub>ztc</sub>              | Output current (ZTC) - LP bandgap                        | _    | 1    | _    | μΑ   | _     |  |  |  |  |  |
| t <sub>st_lpbg</sub>          | Start-up time - LP bandgap                               | _    | _    | 20   | μs   | _     |  |  |  |  |  |
| ΔV/<br>V <sub>refo_lpbg</sub> | Voltage variation - LP bandgap                           | _    | ±5   | _    | %    | _     |  |  |  |  |  |
|                               | High precision reference voltage                         |      |      |      |      |       |  |  |  |  |  |

Table continues on the next page...

Table 48. VREF operating behaviors...continued

| Symbol               | Description                           | Min. | Тур.                    | Max. | Unit   | Notes  |
|----------------------|---------------------------------------|------|-------------------------|------|--------|--------|
| V <sub>vrefo</sub>   | Voltage reference output 2.0 V        | 1.0  | _                       | 2.1  | V      | [2][1] |
| V <sub>step</sub>    | Fine trim step                        | _    | 0.5 x V <sub>refo</sub> | _    | mV     | _      |
| Iq                   | Quiescent current                     | _    | 750                     | _    | μΑ     | _      |
| I <sub>out</sub>     | Output current                        | ±1   | _                       | _    | mA     | _      |
| t <sub>st_lpbg</sub> | Start-up time                         | _    | _                       | 400  | μs     | _      |
| $\Delta V_{LOAD}$    | Load regulation                       | _    | 100                     | 200  | μV/mA  | [3]    |
| V <sub>acc</sub>     | Absolute voltage accuracy (room temp) | _    | ±1.5                    | ±6.5 | mV     | _      |
| V <sub>dev</sub>     | Voltage deviation over temperature    | _    | 15                      | _    | ppm/°C | _      |

<sup>[1]</sup> See the chip's Reference Manual for the appropriate settings of the VREF Status and Control register.

#### 3.7 Timers

See General switching specifications.

#### 3.8 Communication interfaces

#### **3.8.1 LPUART**

See General switching specifications.

### 3.8.2 LPSPI switching specifications

The Low Power Serial Peripheral Interface (LPSPI) provides a synchronous serial bus with controller and peripheral operations. Many of the transfer attributes are programmable. The following tables provide timing characteristics for classic SPI timing modes.

Table 49. LPSPI controller mode timing

| Symbol | Description                                                              | Min.                    | Max.                       | Unit                | Notes  |
|--------|--------------------------------------------------------------------------|-------------------------|----------------------------|---------------------|--------|
| LP1    | Frequency of operation  • LPSPI0  • LPSPI1                               |                         | 24<br>48                   | MHz<br>MHz          | [1][2] |
| LP2    | SCK period                                                               | 2 x t <sub>periph</sub> | 2048 x t <sub>periph</sub> | ns                  | [3]    |
| LP3    | Enable lead time                                                         | 1/2                     | _                          | t <sub>periph</sub> | [3]    |
| LP4    | Enable lag time                                                          | 1/2                     | _                          | $t_{periph}$        | [3]    |
| LP5    | Clock (SCK) high or low time                                             | t <sub>SCK</sub> /2 - 3 | t <sub>SCK</sub> /2        | ns                  | _      |
| LP6    | Data setup time (inputs)  • LPSPI0, LPSPI1 at 24 MHz  • LPSPI1 at 48 MHz | 14.4<br>7.2             | _                          | ns                  | _      |
| LP7    | Data hold time (inputs)                                                  | 0                       | _                          | ns                  | _      |

Table continues on the next page...

V<sub>vrefo</sub> max is also ≤ VDD\_ANA - 600 mV.

V<sub>vrefo</sub> max is also ≤ VDD\_ANA - 600 mV.
 Load regulation voltage is the difference between the VREFO voltage with no load vs. voltage with defined load.

Table 49. LPSPI controller mode timing...continued

| Symbol | Description                                                         | Min. | Max. | Unit | Notes |
|--------|---------------------------------------------------------------------|------|------|------|-------|
| LP8    | Data valid (after SCK edge)                                         | _    | 14.4 | ns   | _     |
|        | <ul><li>LPSPI0, LPSPI1 at 24 MHz</li><li>LPSPI1 at 48 MHz</li></ul> |      | 7.2  |      |       |
| LP9    | Data hold time (outputs)                                            | -1   | _    | ns   | _     |

- [1] The frequency of operation is also limited to a minimum of f<sub>periph</sub>/2048 and a max of f<sub>periph</sub>/2, where f<sub>periph</sub> is the LPSPI peripheral functional clock.
   [2] 48 MHz is only possible for PTB port. If PTC port is used, maximum allowed is 12 MHz.
   [3] t<sub>periph</sub> = 1/f<sub>periph</sub>.



Figure 11. LPSPI controller mode timing (CPHA = 0)



Table 50. LPSPI target mode timing

| Symbol | Description                                                                                                                                                                    | Min.                    | Max.                             | Unit                | Notes      |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|----------------------------------|---------------------|------------|
| LP1    | Frequency of operation  • target TX in SD mode  — LPSPI0  — LPSPI1 on PTB  — LPSPI1 (not PTB pins)  • target RX in SD mode  — LPSPI0  — LPSPI1 on PTB  — LPSPI1 (not PTB pins) | _                       | 12<br>24<br>12<br>24<br>48<br>24 | MHz                 | [1]        |
| LP2    | SCK period                                                                                                                                                                     | 2 x t <sub>periph</sub> | 2048 x<br>t <sub>periph</sub>    | ns                  | [2]        |
| LP3    | Enable lead time                                                                                                                                                               | 1                       | _                                | t <sub>periph</sub> | [2]        |
| LP4    | Enable lag time                                                                                                                                                                | 1                       | _                                | t <sub>periph</sub> | [2]        |
| LP5    | Clock (SCK) high or low time                                                                                                                                                   | t <sub>SCK</sub> /2 - 5 | t <sub>SCK</sub> /2              | ns                  | _          |
| LP6    | Data setup time (inputs)  • LPSPI0, LPSPI1 at 24 MHz  • LPSPI1 at 48 MHz                                                                                                       | 14.4<br>3.6             | _                                | ns                  | [3]        |
| LP7    | Data hold time (inputs)                                                                                                                                                        | 0                       | _                                | ns                  | _          |
| LP8    | target access time                                                                                                                                                             | _                       | t <sub>periph</sub>              | ns                  | [2][4],[3] |

Table 50. LPSPI target mode timing...continued

| Symbol | Description                                                                 | Min. | Max.                | Unit | Notes  |
|--------|-----------------------------------------------------------------------------|------|---------------------|------|--------|
| LP9    | target MISO disable time                                                    | _    | t <sub>periph</sub> | ns   | [2][5] |
| LP10   | Data valid (after SCK edge)  • LPSPI0, LPSPI1 at 12 MHz  • LPSPI1 at 24 MHz | _    | 31.2<br>16.25       | ns   | [2]    |
| LP11   | Data hold time (outputs)                                                    | 2    | _                   | ns   | _      |

- [1] [2] The frequency of operation is also limited to a minimum of  $f_{periph}/2048$  and a max of  $f_{periph}/2$ , where  $f_{periph}$  is the LPSPI peripheral functional clock.
- t<sub>periph</sub> = 1/f<sub>periph</sub>. 48 MHz is only possible for PTB port in normal voltage (VDD\_CORE=1.1 V) with SAMPLE=1. If PTC port is used, maximum allowed is 24 MHz. [3]
- Time to data active from high-impedance stat.
- Hold time to high-impedance state.





### 3.8.3 Inter-Integrated circuit interface (I2C) specifications

Table 51. I <sup>2</sup>C timing

| Characteristic                                                                               | Symbol                | Standa             | d Mode              | Fast I                               | Mode               | Unit |
|----------------------------------------------------------------------------------------------|-----------------------|--------------------|---------------------|--------------------------------------|--------------------|------|
|                                                                                              |                       | Min.               | Max.                | Min.                                 | Max.               |      |
| SCL Clock Frequency                                                                          | f <sub>SCL</sub>      | 0                  | 100                 | 0                                    | 400                | kHz  |
| Hold time (repeated) START condition. After this period, the first clock pulse is generated. | t <sub>HD</sub> ; STA | 4                  | _                   | 0.6                                  | _                  | μs   |
| LOW period of the SCL clock                                                                  | t <sub>LOW</sub>      | 4.7                | _                   | 1.25                                 | _                  | μs   |
| HIGH period of the SCL clock                                                                 | t <sub>HIGH</sub>     | 4                  | _                   | 0.6                                  | _                  | μs   |
| Set-up time for a repeated START condition                                                   | t <sub>SU</sub> ; STA | 4.7                | _                   | 0.6                                  | _                  | μs   |
| Data hold time for I2C bus devices                                                           | t <sub>HD</sub> ; DAT | 0[1],[2]           | 3.45 <sup>[3]</sup> | 0[4],[2]                             | 0.9 <sup>[1]</sup> | μs   |
| Data set-up time                                                                             | t <sub>SU</sub> ; DAT | 250 <sup>[5]</sup> | _                   | 100 <sup>[3][6]</sup>                | _                  | ns   |
| Rise time of SDA and SCL signals                                                             | t <sub>r</sub>        | _                  | 1000                | 20 +0.1C <sub>b</sub> <sup>[7]</sup> | 300                | ns   |
| Fall time of SDA and SCL signals                                                             | t <sub>f</sub>        | _                  | 300                 | 20 +0.1C <sub>b</sub> <sup>[6]</sup> | 300                | ns   |
| Set-up time for STOP condition                                                               | t <sub>SU</sub> ; STO | 4                  | _                   | 0.6                                  | _                  | μs   |
| Bus free time between STOP and START condition                                               | t <sub>BUF</sub>      | 4.7                | _                   | 1.3                                  | _                  | μs   |
| Pulse width of spikes that must be suppressed by the input filter                            | t <sub>SP</sub>       | N/A                | N/A                 | 0                                    | 50                 | ns   |

<sup>[1]</sup> The controller mode I2C deasserts ACK of an address byte simultaneously with the falling edge of SCL. If no targets acknowledge this address byte, then a negative hold time can result, depending on the edge rates of the SDA and SCL lines.

Product data sheet

<sup>[2]</sup> A device must internally provide a hold time of at least 300 ns for the SDA signal (with respect to the VIH(min) of the SCL signal) to bridge the undefined region of the falling edge of SCL.

<sup>[3]</sup> The maximum tHD; DAT must be met only if the device does not stretch the LOW period (tLOW) of the SCL signal.

- [4] Input signal Slew = 10 ns and Output Load = 50 pF
   [5] Set-up time in target-transmitter mode is 1 IPBus clock period, if the TX FIFO is empty.
- A Fast mode I2C bus device can be used in a Standard mode I2C bus system, but the requirement t<sub>SU; DAT</sub> ≥ 250 ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, then it must output the next data bit to the SDA line t<sub>rmax</sub> + t<sub>SU, DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard mode I2C bus specification) before the SCL line is
- [7] C<sub>b</sub> = total capacitance of the one bus line in pF.

Table 52. I <sup>2</sup>C 1 Mbps timing

| Characteristic                                                                               | Symbol                | Min.                                 | Max. | Unit |
|----------------------------------------------------------------------------------------------|-----------------------|--------------------------------------|------|------|
| SCL Clock Frequency                                                                          | f <sub>SCL</sub>      | 0                                    | 1    | MHz  |
| Hold time (repeated) START condition. After this period, the first clock pulse is generated. | t <sub>HD</sub> ; STA | 0.26                                 | _    | μs   |
| LOW period of the SCL clock                                                                  | t <sub>LOW</sub>      | 0.5                                  | _    | μs   |
| HIGH period of the SCL clock                                                                 | t <sub>HIGH</sub>     | 0.26                                 | _    | μs   |
| Set-up time for a repeated START condition                                                   | t <sub>SU</sub> ; STA | 0.26                                 | _    | μs   |
| Data hold time for I2C bus devices                                                           | t <sub>HD</sub> ; DAT | 0                                    | _    | μs   |
| Data set-up time                                                                             | t <sub>SU</sub> ; DAT | 50                                   | _    | ns   |
| Rise time of SDA and SCL signals                                                             | t <sub>r</sub>        | 20 +0.1C <sub>b</sub> <sup>[1]</sup> | 120  | ns   |
| Fall time of SDA and SCL signals                                                             | t <sub>f</sub>        | 20 +0.1C <sub>b</sub> <sup>[1]</sup> | 120  | ns   |
| Set-up time for STOP condition                                                               | t <sub>SU</sub> ; STO | 0.26                                 | _    | μs   |
| Bus free time between STOP and START condition                                               | t <sub>BUF</sub>      | 0.5                                  | _    | μs   |
| Pulse width of spikes that must be suppressed by the input filter                            | t <sub>SP</sub>       | 0                                    | 50   | ns   |

<sup>[1]</sup>  $C_b$  = total capacitance of the one bus line in pF. The max  $C_b$  value is 50 pF.

# Table 53. I2C HS mode timing<sup>[1]</sup>

| Parameter                                                                                    | Symbol                | Min                      | Max | Units |
|----------------------------------------------------------------------------------------------|-----------------------|--------------------------|-----|-------|
| SCL Clock Frequency                                                                          | f <sub>SCL</sub>      | 0                        | 3.4 | MHz   |
| Hold time (repeated) START condition. After this period, the first clock pulse is generated. | t <sub>HD</sub> ; STA | 0.26                     | _   | μs    |
| LOW period of the SCL clock                                                                  | t <sub>LOW</sub>      | 0.5                      | -   | μs    |
| High period of the SCL clock                                                                 | t <sub>HIGH</sub>     | 0.26                     | _   | μs    |
| Set-up time for a repeated START condition                                                   | t <sub>SU</sub> ; STA | 0.26                     | _   | μs    |
| Data hold time for I2C bus devices                                                           | t <sub>HD</sub> ; DAT | 0[2]                     | -   | μs    |
| Data setup time                                                                              | t <sub>SU</sub> ; DAT | 34                       | _   | ns    |
| Rise time of SDA and SCL signals                                                             | t <sub>r</sub>        | 20 +0.1Cb <sup>[3]</sup> | 120 | ns    |
| Fall time of SDA and SCL signals                                                             | t <sub>f</sub>        | 20 +0.1Cb <sup>[3]</sup> | 120 | ns    |
| Setup time for STOP condition                                                                | t <sub>SU</sub> ; STO | 0.26                     | _   | μs    |
| Bus free time between STOP and START condition                                               | t <sub>BUF</sub>      | 0.5                      | _   | μs    |

Table 53. I2C HS mode timing<sup>[1]</sup>...continued

| Pulse width of spikes that must be suppressed by the input | t <sub>SP</sub> | 0 | 50 | ns |
|------------------------------------------------------------|-----------------|---|----|----|
| filter                                                     |                 |   |    |    |

- [1] Only PTB4/5, PTA18/19, PTC0/1, PTC4/5 pin can support Fast+ (3 MHz) mode.
- [2] A device must internally provide a data hold time to bridge the undefined part between VIH and VIL of the falling edge of the SCLH signal. An input circuit with a threshold as low as possible for the falling edge of the SCLH signal minimizes this hold time.
- [3]  $C_b$  = total capacitance of the one bus line in pF. The max  $C_b$  value is 50 pF.



### 3.8.4 Improved Inter-Integrated Circuit Interface (MIPI-I3C) specifications

Unless otherwise specified, MIPI-I3C specifications are timed to/from the  $V_{IH}$  and/or  $V_{IL}$  signal points.

Table 54. MIPI-I3C specifications when communicating with legacy I2C devices

| Symbol              | Characteristic                                                    | 400 kHz/F                                | ast mode | 1 MHz/ Fa                                | ast+ mode | Unit |
|---------------------|-------------------------------------------------------------------|------------------------------------------|----------|------------------------------------------|-----------|------|
|                     |                                                                   | Min.                                     | Max.     | Min.                                     | Max.      |      |
| f <sub>SCL</sub>    | SCL Clock Frequency                                               | 0                                        | 0.4      | 0                                        | 1.0       | MHz  |
| t <sub>SU_STA</sub> | Set-up time for a repeated START condition                        | 600                                      | _        | 260                                      | _         | ns   |
| t <sub>HD_STA</sub> | Hold time (repeated START condition)                              | 600                                      | _        | 260                                      | _         | ns   |
| $t_{LOW}$           | LOW period of the SCL clock                                       | 1300                                     | _        | 500                                      | _         | ns   |
| t <sub>HIGH</sub>   | HIGH period of the SCL clock                                      | 600                                      | _        | 260                                      | _         | ns   |
| t <sub>SU_DAT</sub> | Data set-up time                                                  | 100                                      | _        | 50                                       | _         | ns   |
| t <sub>HD_DAT</sub> | Data hold time for I2C bus devices                                | 0                                        | _        | 0                                        | _         | ns   |
| t <sub>f</sub>      | Fall time of SDA and SCL signals                                  | 20 +<br>0.1C <sub>b</sub> <sup>[1]</sup> | 300      | 20 +<br>0.1C <sub>b</sub> <sup>[1]</sup> | 120       | ns   |
| t <sub>r</sub>      | Rise time of SDA and SCL signals                                  | 20 +<br>0.1C <sub>b</sub> <sup>[1]</sup> | 300      | 20 +<br>0.1C <sub>b</sub> <sup>[1]</sup> | 120       | ns   |
| t <sub>SU_STO</sub> | Set-up time for STOP condition                                    | 600                                      | _        | 260                                      | _         | ns   |
| t <sub>BUF</sub>    | Bus free time between STOP and START condition                    | 1.3                                      | _        | 0.5                                      | _         | μs   |
| t <sub>SP</sub>     | Pulse width of spikes that must be suppressed by the input filter | 0                                        | 50       | 0                                        | 50        | ns   |

<sup>[1]</sup>  $C_b$  = total capacitance of the one bus line in pF.

Table 55. MIPI-I3C open drain mode specifications

| Symbol                 | Characteristic                                                          | Min.                                            | Max.                        | Unit                 | Notes |
|------------------------|-------------------------------------------------------------------------|-------------------------------------------------|-----------------------------|----------------------|-------|
| t <sub>LOW_OD</sub>    | LOW period of the SCL clock                                             | 200                                             | _                           | ns                   | _     |
| t <sub>DIG_OD_L</sub>  |                                                                         | t <sub>LOW_OD</sub> + t <sub>fDA_OD</sub> (min) | _                           | ns                   | _     |
| t <sub>HIGH</sub>      | HIGH period of the SCL clock                                            | t <sub>CF</sub>                                 | 12                          | ns                   | _     |
| t <sub>fDA_OD</sub>    | Fall time of SDA signal                                                 | 20 +0.1C <sub>b</sub>                           | 120                         | ns                   | [1]   |
| t <sub>SU_OD</sub>     | Data set-up time during open drain mode                                 | 3                                               | _                           | ns                   | _     |
| t <sub>CAS</sub>       | Clock after START (S) Condition  • ENTAS0  • ENTAS1  • ENTAS2  • ENTAS3 | 38.4 n<br>38.4 n<br>38.4 n<br>38.4 n            | 1 μ<br>100 μ<br>2 m<br>50 m | \$<br>\$<br>\$<br>\$ | _     |
| t <sub>CBP</sub>       | Clock before STOP (P) condition                                         | t <sub>CAS</sub> (min)/2                        | _                           | ns                   | _     |
| t <sub>MMOverlap</sub> | Current controller to secondary controller overlap time during handoff  | t <sub>DIG_OD_L</sub>                           | _                           | ns                   | _     |
| t <sub>AVAL</sub>      | Bus available condition                                                 | 1                                               | _                           | μs                   | _     |
| t <sub>IDLE</sub>      | Bus idle condition                                                      | 1                                               | _                           | ms                   | _     |
| t <sub>MMLock</sub>    | Time internal where new controller not driving SDA low                  | t <sub>AVAL</sub>                               | _                           | μs                   | _     |

<sup>[1]</sup>  $C_b$  = total capacitance of the one bus line in pF.

Table 56. MIPI-I3C push-pull specifications for SDR and HDR-DDR modes

| Symbol                  | Characteristic                               | Min. | Тур. | Max. | Unit | Notes |
|-------------------------|----------------------------------------------|------|------|------|------|-------|
| f <sub>SCL</sub>        | SCL Clock Frequency                          | 0.01 | _    | 12.5 | MHz  | _     |
| t <sub>LOW</sub>        | LOW period of the SCL clock                  | 24   | _    | _    | ns   | _     |
| t <sub>DIG_L</sub>      |                                              | 32   | _    | _    | ns   | _     |
| t <sub>HIGH_MIXE</sub>  | HIGH period of the SCL clock for a mixed bus | 24   | _    | _    | ns   | _     |
| t <sub>DIG_H_MIXE</sub> |                                              | 32   | _    | 45   | ns   | [1]   |
| t <sub>HIGH</sub>       | HIGH period of the SCL clock                 | 24   | _    | _    | ns   | _     |
| t <sub>DIG_H</sub>      |                                              | 32   | _    | _    | ns   | _     |
| tSCO                    | Clock in to data out for target              |      |      |      |      | _     |
|                         | Load capacitance = 50 pF                     | _    | _    | 38   | ns   | _     |
|                         | Load capacitance = 25 pF                     | _    | _    | 36   | ns   | _     |

Table 56. MIPI-I3C push-pull specifications for SDR and HDR-DDR modes...continued

| Symbol             | Characteristic                                     | Min.                                           | Тур.   | Max.                                              | Unit | Notes |
|--------------------|----------------------------------------------------|------------------------------------------------|--------|---------------------------------------------------|------|-------|
|                    | Load capacitance = 15 pF                           | _                                              | _      | 35                                                | ns   | _     |
|                    | Load capacitance = 1 pF                            | _                                              | _      | 33                                                | ns   | _     |
| t <sub>CR</sub>    | SCL clock rise time                                | _                                              | _      | 150 x 1/<br>f <sub>SCL</sub><br>(capped at<br>60) | ns   | _     |
| t <sub>CF</sub>    | SCL clock fall time                                | _                                              | _      | 150 x 1/<br>f <sub>SCL</sub><br>(capped at<br>60) | ns   | _     |
| t <sub>HD_PP</sub> | SDA signal data hold  controller mode  target mode | t <sub>CR</sub> + 3 and<br>t <sub>CF</sub> + 3 | _<br>_ |                                                   | ns   | _     |
| t <sub>SU_PP</sub> | SDA signal setup                                   | 3                                              | _      | _                                                 | ns   | _     |
| t <sub>CASr</sub>  | Clock after repeated START (Sr)                    | t <sub>CAS</sub> (min)                         | _      | _                                                 | ns   | _     |
| t <sub>CBSr</sub>  | Clock before repeated START (Sr)                   | t <sub>CAS</sub><br>(min)/2                    | _      | _                                                 | ns   | _     |
| C <sub>b</sub>     | Capacitive load per bus line                       | _                                              | _      | 50                                                | pF   | _     |

<sup>[1]</sup> When communicating with an I3C Device on a mixed Bus, the t<sub>DIG\_H\_MIXED</sub> period must be constrained in order to make sure that I2C devices do not interpret I3C signaling as valid I2C signaling.



Product data sheet



Figure 17.  $t_{DIG\_H}$  and  $t_{DIG\_L}$ 



KW47

### 3.8.5 CAN switching specifications

See General switching specifications.

# 3.9 Human Machine Interface (HMI) modules

# 3.9.1 General Purpose Input/Output (GPIO)

See General switching specifications.

### 3.9.2 Flexible IO controller (FlexIO)

Table 57. FlexIO timing specifications

| Symbol           | Description                                                                                                            | Min | Тур | Max | Unit | Notes |
|------------------|------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|-------|
| t <sub>ODS</sub> | Output delay skew between any two FlexIO_Dx pins configured as outputs that toggle on same internal clock cycle        | 0   | _   | 10  | ns   | [1]   |
| t <sub>IDS</sub> | Input delay skew between any two FlexIO_Dx pins configured as inputs that are sampled on the same internal clock cycle | 0   | _   | 10  | ns   | [1]   |

<sup>[1]</sup> Assumes pins muxed on same VDD\_IO domain with same load

# 4 Package dimensions

# 4.1 Obtaining package dimensions

Package dimensions are provided in package drawings.

To find a package drawing, go to nxp.com and perform a keyword search for the drawing's document number:

| If you want the drawing for this package | Then use this document number |
|------------------------------------------|-------------------------------|
| 48-pin QFN                               | SOT619-17(DD)                 |

# 5 Pinout

### 5.1 Pinout table

Table 58. KW47 Package pinout

| Pin Name | KW47 48QFN | Pinmux Assignment      | Pad Settings           | Alternate Functions |
|----------|------------|------------------------|------------------------|---------------------|
| PTB3     | 1          | <b>ALT0</b> - ADC0_B13 | IO Supply - VDD_IO_ABC | VDD SYS - WUU0_P14  |
|          |            | ALT1 - PTB3            | Pad type - 50 MHZ      |                     |
|          |            | ALT2 - LPSPI1_SOUT     | Default - ADC0_B13     |                     |
|          |            | ALT3 - LPUART1_RX      |                        |                     |
|          |            | ALT5 - TPM1_CH3        |                        |                     |
|          |            | ALT9 - FLEXIO0_D29     |                        |                     |
|          |            |                        |                        |                     |

Table continues on the next page...

Table 58. KW47 Package pinout...continued

| Pin Name     | KW47 48QFN | Pinmux Assignment       | Pad Settings            | Alternate Functions |
|--------------|------------|-------------------------|-------------------------|---------------------|
| PTB4         | 2          | ALT1 - PTB4             | IO Supply - VDD_IO_ABC  | VDD SYS - WUU0_P15  |
|              |            | ALT2 - LPSPI1_PCS3      | Pad type - 50 MHZ + I3C |                     |
|              |            | ALT3 - LPUART1_CTS_b    | + RXF                   |                     |
|              |            | ALT4 - LPI2C1_SDA       | Default - DISABLED      |                     |
|              |            | <b>ALT5</b> - I3C0_SDA  |                         |                     |
|              |            | ALT6 - TRGMUX0_IN0      |                         |                     |
|              |            | ALT9 - FLEXIO0_D30      |                         |                     |
| PTB5         | 3          | ALT1 - PTB5             | IO Supply - VDD_IO_ABC  | _                   |
|              |            | ALT2 - LPSPI1_PCS2      | Pad type - 50 MHZ + RXF |                     |
|              |            | ALT3 - LPUART1_RTS_b    | Default - DISABLED      |                     |
|              |            | ALT4 - LPI2C1_SCL       |                         |                     |
|              |            | <b>ALT5</b> - I3C0_SCL  |                         |                     |
|              |            | ALT6 - TRGMUX0_OUT0     |                         |                     |
|              |            | ALT9 - FLEXIO0_D31      |                         |                     |
| VDD_IO_ABC   | 4          | ALT0 - VDD_IO_ABC       | IO Supply - VDD_IO_ABC  | _                   |
|              |            |                         | Default - VDD_IO_ABC    |                     |
| SWITCH_WAKEU | 5          | ALT0                    | IO Supply - VDD_SWI     | _                   |
| P_B          |            | - SWITCH_WAKEUP_B       | Default                 |                     |
|              |            |                         | - SWITCH_WAKEUP_B       |                     |
| VDD_SWITCH   | 6          | ALT0 - VDD_SWITCH       | IO Supply - VDD_SWI     | _                   |
|              |            |                         | Default - VDD_SWITCH    |                     |
| VOUT_SWITCH  | 7          | ALT0 - VOUT_SWITCH      | IO Supply - VDD_SWI     | _                   |
|              |            |                         | Default - VOUT_SWITCH   |                     |
| PTA0         | 8          | ALT1 - PTA0             | IO Supply - VDD_IO_ABC  | VDD SYS - WUU0_P0   |
|              |            | ALT2 - CMP0_OUT         | Pad type - 25 MHZ       |                     |
|              |            | ALT3 - LPUART0_CTS_b    | Default - SWD_DIO       |                     |
|              |            | <b>ALT4</b> - RF_GPO_11 |                         |                     |
|              |            | ALT5 - TPM0_CH4         |                         |                     |
|              |            | ALT6 - FLEXIO0_D0       |                         |                     |
|              |            | ALT7 - SWD_DIO          |                         |                     |
| PTA1         | 9          | ALT1 - PTA1             | IO Supply - VDD_IO_ABC  | _                   |
|              |            | ALT2 - CMP1_OUT         | Pad type - 25 MHZ       |                     |

Table 58. KW47 Package pinout...continued

| Pin Name | KW47 48QFN | Pinmux Assignment                                                                                                                                                    | Pad Settings                                                   | Alternate Functions                      |
|----------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------------------------------------------|
|          |            | ALT3 - LPUART0_RTS_b ALT4 - RF_GPO_10 ALT5 - TPM0_CH5 ALT6 - FLEXIO0_D1 ALT7 - SWD_CLK                                                                               | Default - SWD_CLK                                              |                                          |
| PTA4     | 10         | ALTO - ADCO_A10/CMPO_INO ALT1 - PTA4  ALT3 - RF_GPO_9 ALT4 - TPMO_CLKIN ALT5 - TRACE_SWO ALT6 - FLEXIOO_D4 ALT7 - BOOT_CONFIG                                        | IO Supply - VDD_IO_ABC Pad type - 25 MHZ Default - BOOT_CONFIG | VDD SYS - WUU0_P2/<br>RF_XTAL_OUT_ENABLE |
| PTA16    | 11         | ALTO - ADCO_A12 ALT1 - PTA16 ALT2 - LPSPI0_PCS0 ALT3 - EWMO_OUT_b ALT4 - LPI2CO_SCLS ALT5 - TPMO_CH4 ALT6 - LPUARTO_RX ALT7 - RF_GPO_8 ALT9 - FLEXIOO_D5             | IO Supply - VDD_IO_ABC Pad type - 25 MHZ Default - ADC0_A12    | VDD SYS - WUU0_P19/<br>RF_NOT_ALLOWED    |
| PTA17    | 12         | ALTO - ADCO_A13 ALT1 - PTA17 ALT2 - LPSPI0_SIN ALT3 - EWMO_IN ALT4 - LPI2CO_SDAS ALT5 - TPMO_CH5 ALT6 - LPUARTO_TX ALT7 - RF_GPO_7 ALT8 - RF_GPO_8 ALT9 - FLEXIOO_D6 | IO Supply - VDD_IO_ABC Pad type - 25 MHZ Default - ADC0_A13    | VDD SYS - WUU0_P3/<br>RF_NOT_ALLOWED     |

Table 58. KW47 Package pinout...continued

| Pin Name     | KW47 48QFN | Pinmux Assignment                                                                                                                                            | Pad Settings                                                           | Alternate Functions |
|--------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|---------------------|
|              |            | ALT11 -<br>RF_EXT_XTAL_REQUES<br>T/RF_GPO_7                                                                                                                  |                                                                        |                     |
| PTA18        | 13         | ALTO - CMP1_IN1 ALT1 - PTA18 ALT2 - LPSPI0_SOUT ALT3 - LPUART0_CTS_b ALT4 - LPI2C0_SDA ALT5 - TPM0_CH3 ALT6 - RF_GPO_0 ALT10 - LPUART0_RX ALT11 - SPC0_LPREQ | IO Supply - VDD_IO_ABC Pad type - I2CFP Default - CMP1_IN1             | VDD SYS - WUU0_P20  |
| PTA19        | 14         | ALT0 - CMP1_IN0 ALT1 - PTA19 ALT2 - LPSPI0_SCK ALT3 - LPUART0_RTS_b ALT4 - LPI2C0_SCL ALT5 - TPM0_CH2 ALT6 - RF_GPO_1                                        | IO Supply - VDD_IO_ABC Pad type - I2CFP Default - CMP1_IN0             | VDD SYS - WUU0_P4   |
| VDD_LDO_CORE | 15         | ALT0 - VDD_LDO_CORE                                                                                                                                          | IO Supply - VDD_IO_ABC  Default - VDD_LDO_CORE                         | _                   |
| VDD_CORE     | 16         | ALT0 - VOUT_CORE                                                                                                                                             | IO Supply - VDD_IO_ABC Default - VOUT_CORE                             | _                   |
| PTA20        | 17         | ALTO - ADCO_A14/CMPO_IN3 ALT1 - PTA20 ALT2 - LPSPIO_PCS2 ALT3 - LPUARTO_TX ALT4 - EWMO_IN ALT5 - TPMO_CH1 ALT6 - RF_GPO_2 ALT8 - FLEXIOO_D7                  | IO Supply - VDD_IO_ABC  Pad type - 25 MHZ  Default - ADC0_A14/CMP0_IN3 |                     |

Table 58. KW47 Package pinout...continued

| Pin Name             | KW47 48QFN | Pinmux Assignment                                                                                                                                                                                     | Pad Settings                                                         | Alternate Functions |
|----------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|---------------------|
|                      |            | ALT11 - LPUART0_RTS_b                                                                                                                                                                                 |                                                                      |                     |
| PTA21                | 18         | ALTO - ADCO_A15/CMPO_IN2 ALT1 - PTA21 ALT2 - LPSPIO_PCS3 ALT3 - LPUARTO_RX ALT4 - EWMO_OUT_b ALT5 - TPMO_CHO ALT6 - RF_GPO_3 ALT7 - RF_GPO_7 ALT8 - FLEXIOO_D8 ALT9 - RF_GPO_10 ALT11 - LPUARTO_CTS_b | IO Supply - VDD_IO_ABC Pad type - 25 MHZ Default - ADC0_A15/CMP0_IN2 | VDD SYS - WUU0_P5   |
| VSS_DCDC             | 19         | ALTO - VSS_DCDC                                                                                                                                                                                       | IO Supply - VDD_DCDC  Default - VSS_DCDC                             | _                   |
| DCDC_LX              | 20         | ALTO - DCDC_LX                                                                                                                                                                                        | IO Supply - VDD_DCDC  Default - DCDC_LX                              | _                   |
| VDD_IO_D             | 21         | ALT0 - VDD_IO_D                                                                                                                                                                                       | IO Supply - VDD_IO_D Default - VDD_IO_D                              | _                   |
| VOUT_SYS/<br>VDD_SYS | 22         | ALTO -<br>VOUT_SYS/VDD_SYS                                                                                                                                                                            | IO Supply - VDD_IO_D  Default - VOUT_SYS/VDD_SYS                     | _                   |
| PTD0                 | 23         | <b>ALT0</b> - ADC0_A5<br><b>ALT1</b> - PTD0<br><b>ALT3</b> - RESET_b                                                                                                                                  | IO Supply - VDD_IO_D Pad type - RST Default - RESET_b                | _                   |
| PTD1                 | 24         | ALT0 - ADC0_B5 ALT1 - PTD1 ALT2 - SPC0_LPREQ ALT3 - NMI_b ALT4 - RF_GPO_4 ALT5 - RF_GPO_7                                                                                                             | IO Supply - VDD_IO_D Pad type - AON Default - ADC0_B5                | _                   |

Table 58. KW47 Package pinout...continued

| Pin Name | KW47 48QFN | Pinmux Assignment        | Pad Settings         | Alternate Functions |
|----------|------------|--------------------------|----------------------|---------------------|
|          |            | ALT7 - LPTMR2_TRIG_OUT_b |                      |                     |
| PTD2     | 25         | ALTO - ADCO_A6           | IO Supply - VDD_IO_D | _                   |
|          |            | ALT1 - PTD2              | Pad type - AON       |                     |
|          |            | ALT2 - LPTMR0_ALT3       | Default - ADC0_A6    |                     |
|          |            | ALT3 - TAMPER0           |                      |                     |
|          |            | ALT4 - RF_GPO_5          |                      |                     |
|          |            | ALT5 - TPM2_CH0          |                      |                     |
|          |            | ALT7 - LPTMR1_TRIG_OUT_b |                      |                     |
| PTD3     | 26         | ALT0 - ADC0_B6           | IO Supply - VDD_IO_D | _                   |
|          |            | ALT1 - PTD3              | Pad type - AON       |                     |
|          |            | ALT2 - LPTMR1_ALT3       | Default - ADC0_B6    |                     |
|          |            | ALT3 - TAMPER1           |                      |                     |
|          |            | ALT4 - RF_GPO_6          |                      |                     |
|          |            | ALT5 - TPM2_CH1          |                      |                     |
|          |            | ALT6 - TRGMUX0_IN2       |                      |                     |
|          |            | ALT7 - LPTMR0_TRIG_OUT_b |                      |                     |
| PTD4     | 27         | ALT0 - XTAL32K           | IO Supply - VDD_IO_D | _                   |
|          |            | ALT1 - PTD4              | Pad type - AON       |                     |
|          |            | ALT2 - LPTMR0_ALT2       | Default - XTAL32K    |                     |
|          |            | ALT3 - TAMPER2           |                      |                     |
| PTD5     | 28         | ALTO - EXTAL32K          | IO Supply - VDD_IO_D | _                   |
|          |            | ALT1 - PTD5              | Pad type - AON       |                     |
|          |            | ALT2 - LPTMR1_ALT2       | Default - EXTAL32K   |                     |
| VDD_ANA  | 29         | ALT0 - VDD_ANA           | IO Supply - VDD_ANA  | _                   |
|          |            |                          | Default - VDD_ANA    |                     |
| VREF_OUT | 30         | ALT0 - VREFO             | IO Supply - VDD_ANA  | _                   |
|          |            |                          | Default - VREF_OUT   |                     |
| VSS      | 49         | ALTO - VSS               | IO Supply - VDD_ANA  | _                   |
|          |            |                          | Default - VSS        |                     |

Table 58. KW47 Package pinout...continued

| Pin Name   | KW47 48QFN | Pinmux Assignment                                                                                                      | Pad Settings                                                     | Alternate Functions |
|------------|------------|------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|---------------------|
| XTAL_OUT   | 31         | ALT0 - XTAL_OUT                                                                                                        | IO Supply - VDD_RF Default - XTAL_OUT                            | _                   |
| XTAL       | 32         | ALTO - XTAL                                                                                                            | IO Supply - VDD_RF Default - XTAL                                | _                   |
| EXTAL      | 33         | ALTO - EXTAL                                                                                                           | IO Supply - VDD_RF Default - EXTAL                               | _                   |
| VDD_RF     | 34         | ALT0 - VDD_RF                                                                                                          | IO Supply - VDD_RF Default - VDD_RF                              | _                   |
| ANT_2P4GHZ | 35         | ALT0 - ANT_2P4GHZ                                                                                                      | IO Supply - VDD_RF Default - ANT_2P4GHZ                          | _                   |
| VPA_2P4GHZ | 36         | ALT0 - VPA_2P4GHZ                                                                                                      | IO Supply - VDD_RF Default - VPA_2P4GHZ                          | _                   |
| PTC0       | 37         | ALT1 - PTC0 ALT2 - LPSPI1_PCS2 ALT3 - CAN0_TX [1] ALT4 - I3C0_SDA ALT5 - TPM1_CH0 ALT7 - LPI2C1_SCL ALT9 - FLEXIOO_D16 | IO Supply - VDD_IO_ABC Pad type - I2CFP + I3C Default - DISABLED | VDD SYS - WUU0_P7   |
| PTC1       | 38         | ALT1 - PTC1 ALT2 - LPSPI1_PCS3 ALT3 - CAN0_RX [1] ALT4 - I3C0_SCL ALT5 - TPM1_CH1 ALT7 - LPI2C1_SDA ALT9 - FLEXIOO_D17 | IO Supply - VDD_IO_ABC Pad type - I2CFP Default - DISABLED       | VDD SYS - WUU0_P8   |
| PTC2       | 39         | ALT1 - PTC2 ALT2 - LPSPI1_SOUT ALT3 - LPUART1_RX ALT4 - LPI2C1_SCLS                                                    | IO Supply - VDD_IO_ABC Pad type - 25 MHZ Default - DISABLED      | VDD SYS - WUU0_P9   |

Table 58. KW47 Package pinout...continued

| Pin Name | KW47 48QFN | Pinmux Assignment          | Pad Settings           | Alternate Functions |
|----------|------------|----------------------------|------------------------|---------------------|
|          |            | ALT5 - TPM1_CH2            |                        |                     |
|          |            | <b>ALT7</b> - I3C0_PUR     |                        |                     |
|          |            | ALT9 - FLEXIO0_D18         |                        |                     |
|          |            | <b>ALT11</b> - CAN1_RX [1] |                        |                     |
| PTC3     | 40         | ALT1 - PTC3                | IO Supply - VDD_IO_ABC | _                   |
|          |            | ALT2 - LPSPI1_SCK          | Pad type - 25 MHZ      |                     |
|          |            | ALT3 - LPUART1_TX          | Default - DISABLED     |                     |
|          |            | ALT4 - LPI2C1_SDAS         |                        |                     |
|          |            | ALT5 - TPM1_CH3            |                        |                     |
|          |            | ALT9 - FLEXIO0_D19         |                        |                     |
|          |            | <b>ALT11</b> - CAN1_TX [1] |                        |                     |
| VDD_CORE | 41         | ALT0 - VDD_CORE            | IO Supply - VDD_IO_ABC | _                   |
|          |            |                            | Default - VDD_CORE     |                     |
| PTC4     | 42         | ALT1 - PTC4                | IO Supply - VDD_IO_ABC | VDD SYS - WUU0_P10  |
|          |            | ALT2 - LPSPI1_SIN          | Pad type - I2CFP       |                     |
|          |            | <b>ALT3</b> - CAN0_TX [1]  | Default - DISABLED     |                     |
|          |            | ALT4 - LPI2C1_SCL          |                        |                     |
|          |            | ALT6 - TPM2_CH0            |                        |                     |
|          |            | ALT9 - FLEXIO0_D20         |                        |                     |
| PTC5     | 43         | ALT1 - PTC5                | IO Supply - VDD_IO_ABC | VDD SYS - WUU0_P22  |
|          |            | ALT2 - LPSPI1_PCS0         | Pad type - I2CFP       |                     |
|          |            | ALT3 - CAN0_RX [1]         | Default - DISABLED     |                     |
|          |            | ALT4 - LPI2C1_SDA          |                        |                     |
|          |            | ALT5 - TPM1_CH4            |                        |                     |
|          |            | ALT6 - TPM2_CH1            |                        |                     |
|          |            | ALT9 - FLEXIO0_D21         |                        |                     |
| PTC6     | 44         | ALT0 - ADC0_A8             | IO Supply - VDD_IO_ABC | VDD SYS - WUU0_P11  |
|          |            | ALT1 - PTC6                | Pad type - 25 MHZ      |                     |
|          |            | ALT2 - LPSPI1_PCS1         | Default - ADC0_A8      |                     |
|          |            | ALT5 - TPM1_CH5            |                        |                     |

Table 58. KW47 Package pinout...continued

| Pin Name | KW47 48QFN | Pinmux Assignment           | Pad Settings                              | Alternate Functions           |
|----------|------------|-----------------------------|-------------------------------------------|-------------------------------|
|          |            | ALT9 - FLEXIO0_D22          |                                           |                               |
|          |            | <b>ALT11</b> - CAN1_RX [1]  |                                           |                               |
| PTC7     | 45         | ALT0 - DISABLED ALT1 - PTC7 | IO Supply - VDD_IO_ABC Pad type - 100 MHz | VDD SYS - WUU0_P12/<br>NMI_b/ |
|          |            | ALT2 - TRGMUX0_IN3          | Default - DISABLED                        | RF_NOT_ALLOWED                |
|          |            | ALT3 - TRGMUX0_OUT3         | Doludit BlokBEEB                          |                               |
|          |            | ALT4 - SFA0_CLK             |                                           |                               |
|          |            | ALT5 - TPM1_CLKIN           |                                           |                               |
|          |            | ALT6 - TPM2_CLKIN           |                                           |                               |
|          |            | ALT7 - CLKOUT               |                                           |                               |
|          |            | ALT9 - FLEXIO0_D23          |                                           |                               |
|          |            | ALT10 - NMI_b               |                                           |                               |
|          |            | <b>ALT11</b> - CAN1_TX [1]  |                                           |                               |
| PTB0     | 46         | <b>ALT0</b> - ADC0_B10      | IO Supply - VDD_IO_ABC                    | VDD SYS - WUU0_P13            |
|          |            | ALT1 - PTB0                 | Pad type - 50 MHZ                         |                               |
|          |            | ALT2 - LPSPI1_PCS0          | Default - ADC0_B10                        |                               |
|          |            | <b>ALT3</b> - CAN1_RX [1]   |                                           |                               |
|          |            | ALT5 - TPM1_CH0             |                                           |                               |
|          |            | ALT9 - FLEXIO0_D26          |                                           |                               |
| PTB1     | 47         | <b>ALT0</b> - ADC0_B11      | IO Supply - VDD_IO_ABC                    | _                             |
|          |            | ALT1 - PTB1                 | Pad type - 50 MHZ                         |                               |
|          |            | ALT2 - LPSPI1_SIN           | Default - ADC0_B11                        |                               |
|          |            | <b>ALT3</b> - CAN1_TX [1]   |                                           |                               |
|          |            | ALT5 - TPM1_CH1             |                                           |                               |
|          |            | ALT9 - FLEXIO0_D27          |                                           |                               |
| PTB2     | 48         | <b>ALT0</b> - ADC0_B12      | IO Supply - VDD_IO_ABC                    | _                             |
|          |            | ALT1 - PTB2                 | Pad type - 50 MHZ                         |                               |
|          |            | ALT2 - LPSPI1_SCK           | Default - ADC0_B12                        |                               |
|          |            | ALT3 - LPUART1_TX           |                                           |                               |
|          |            | ALT5 - TPM1_CH2             |                                           |                               |
|          |            | ALT9 - FLEXIO0_D28          |                                           |                               |

<sup>[1]</sup> This signal is not available for the parts without CAN module.

# 5.2 Recommended connection for unused analog and digital pins

Table 59 shows the recommended connections for pins if those pins are not used in the application of customer

Table 59. Recommended connection for unused interfaces

| Pin Type | Pin function | Recommendation                      | Comments                                                                                                                                                                                                                                                           |
|----------|--------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power    | VDD_LDO_CORE | Connect to VOUT_CORE and VSS        | When LDO_CORE is not used, the VDD_LDO_CORE and VDD_CORE need to be shorted together and supplied at the VDD_CORE voltage level. The LDO-CORE can be disabled in software.                                                                                         |
| Power    | VOUT_CORE    | Connect to VDD_LDO_CORE and VSS     | When the LDO is not used, the input and output should be connected together and tied to ground through a 10 k $\Omega$ resistor. The regulator should also be disabled in software.                                                                                |
| Power    | VOUT_SYS     | 1.5 μF - 10 μF<br>Capacitor         | Connect a capacitor between range 1.5 µF and 10 µF as specified in the LDO_SYS electrical specifications table. External capacitors are needed for output stability                                                                                                |
| Power    | VDD_DCDC     | Ground                              | When the DCDC is not used, the input should be tied to VSS through a 10 $k\Omega$ resistor.                                                                                                                                                                        |
| Power    | DCDC_LX      | Float                               | _                                                                                                                                                                                                                                                                  |
| Power    | VDD_IO_D     | Must be powered                     | VDD_IO_D is used to power parts of the system power controller (SPC) and must be powered to use the chip. If LDO_SYS is not being used, then tie VDD_IO_D to VOUT_SYS and supply power from an external source. The regulator should also be disabled in software. |
| Power    | VDD_SWITCH   | Must be powered                     | Powers FRO16 and a portion of RAM.                                                                                                                                                                                                                                 |
| Power    | VOUT_SWITCH  | Float                               | _                                                                                                                                                                                                                                                                  |
| Power    | VDD_IO_ABC   | Must be powered                     | VDD_IO_ABC powers the mux logic for PORTA, PORTB and PORTC. It must be powered during POR. The recommendation is to keep it powered, but it can be connected to the output of the Smart Power Switch and be left floating in shelf storage mode.                   |
| Power    | VPA_2P4GHz   | Float/Connect to<br>ANT_2P4GHZ      | Float. The pin must be left floating when the radio is not used in the application.  Connect to ANT_2P4GHzThe pin shall be connected to the ANT pin in applications that use the radio.                                                                            |
| Power    | VDD_ANA      | Float                               | _                                                                                                                                                                                                                                                                  |
| Power    | VREFH        | Always connect to VDD_ANA potential | Always connect to VDD_ANA potential                                                                                                                                                                                                                                |

Table continues on the next page...

Table 59. Recommended connection for unused interfaces...continued

| Pin Type         | Pin function                  | Recommendation                          | Comments                                         |
|------------------|-------------------------------|-----------------------------------------|--------------------------------------------------|
| Power            | VREFL                         | Always connect to VSS potential         | Always connect to VSS potential                  |
| Power            | VSS_ANA                       | Always connect to VSS potential         | Always connect to VSS potential                  |
| Power            | VREFO                         | 220 nF capacitor                        | 220 nF capacitor if VREF is used otherwise Float |
| Power            | VSS_DCDC                      | Always connect to VSS potential         | Always connect to VSS potential                  |
| Power            | VSS_RF                        | Always connect to VSS potential         | Always connect to VSS potential                  |
| Analog/non-GPIO  | ADC <i>n_x</i>                | Float                                   | _                                                |
| Analog/non-GPIO  | VREFO                         | Float                                   | Analog output - Float                            |
| Analog/non-GPIO  | TAMPERx                       | Float                                   | _                                                |
| Analog/non-GPIO  | RTC_WAKEUP_B                  | Float                                   | _                                                |
| Analog/non-GPIO  | RTC_RTCCLKOUT                 | Float                                   | _                                                |
| Analog/non-GPIO  | EXTAL32K                      | Float                                   | _                                                |
| Analog/non-GPIO  | XTAL32K                       | Float                                   | Analog output - Float                            |
| Analog/non-GPIO  | EXTAL_32M                     | Float                                   | _                                                |
| Analog/non-GPIO  | XTAL_32M                      | Float                                   | Analog output - Float                            |
| GPIO/Analog      | PTx/CMP <i>n</i> _IN <i>x</i> | Float                                   | Float (default is analog input)                  |
| GPIO/Digital     | PTD1/NMI_b                    | $10k\Omega$ pullup or disable and float | Pull high or disable in PCR & FOPT and float     |
| GPIO/Digital     | PTx                           | Float                                   | Float (default is disabled)                      |
| Digital/non-GPIO | SWITCH_WAKEUP_B               | Float                                   | Enable internal pull-up                          |

# 5.3 Pinouts diagram

The below figure shows the pinout diagram for the devices supported by this document. Many signals may be multiplexed onto a single pin. To determine what signals can be used on which pin, see the previous section.



# 6 Ordering parts

# 6.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to nxp.com and perform a part number search for the following device numbers: KW47

### 7 Part identification

Part numbers for the device have fields that identify the specific part. Use the values of these fields to determine the specific part.

Product data sheet

# 7.1 Part number format

Part numbers for this device have the following format:

BRPFRVFSSFTPGSRPT

Table 60. Part number fields descriptions

| Field | Description      | Values                                                             |
|-------|------------------|--------------------------------------------------------------------|
| В     | Brand            | • KW47                                                             |
| R     | Radio            | B = Bluetooth LE                                                   |
|       |                  | • Z = No Radio                                                     |
| PF    | Product Family   | • 42                                                               |
| RV    | Radio Version    | • Z = Upgradable                                                   |
|       |                  | 0 = Not Applicable (No Radio)                                      |
| FS    | Flash Size /SRAM | • 8 = 1 MB + 512 KB/136 KB + 171 KB                                |
|       |                  | • 9 = 1 MB + 512 KB/264 KB + 171 KB                                |
|       |                  | • B = 2 MB + 512 KB/264 KB + 171 KB                                |
| SF    | Sub Feature      | • 2 = Secure Enclave                                               |
|       |                  | 3 = Secure Enclave and CAN                                         |
|       |                  | 6 = Secure Enclave and LCE                                         |
|       |                  | 7 = Secure Enclave, CAN and LCE                                    |
| Т     | Temperature      | • A = Automotive, -40 °C to + 105 °C (Ta), -40 °C to + 125 °C (Tj) |
| PG    | Package          | • FT = 48 HVQFN "Wettable", 7 mm x 7 mm, 0.5p                      |
| SR    | Silicon Revision | A = Initial Mask Set                                               |
|       |                  | B = Production Release Mask Set                                    |
| PT    | Packaging Type   | • R = Tape and Reel                                                |
|       |                  | • T = Tray                                                         |

# 7.2 Example

This is an example part number:

KW47B42ZB7AFTBT

# 7.3 Package marking information

The KW47 package has the following top-side marking:

First line: aaaaaaaSecond line: aaaaaaaThird line: mmmmm

• Fourth line: xxxywwxx

Table 61. Package marking

| Identifier | Description                                                 |
|------------|-------------------------------------------------------------|
| а          | Reduced part number code, refer to Part Number Format table |
| m          | Mask set                                                    |
| у          | Year                                                        |
| w          | Work week                                                   |
| X          | NXP internal use                                            |

# 8 Terminology and guidelines

# 8.1 Definitions

Key terms are defined in the following table:

Table 62. Definitions

| Term                  | Definition                                                                                                                                                                                    |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rating                | A minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:                                                                                 |
|                       | Operating ratings apply during operation of the chip.                                                                                                                                         |
|                       | Handling ratings apply when the chip is not powered.                                                                                                                                          |
|                       | <b>Note:</b> The likelihood of permanent chip failure increases rapidly as soon as a characteristic begins to exceed one of its operating ratings.                                            |
| Operating requirement | A specified value or range of values for a technical characteristic that you must guarantee during operation to avoid incorrect operation and possibly decreasing the useful life of the chip |
| Operating behavior    | A specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions            |
| Typical value         | A specified value for a technical characteristic that:                                                                                                                                        |
|                       | Lies within the range of values specified by the operating behavior                                                                                                                           |
|                       | Is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions                                                            |
|                       | Note: Typical values are provided as design guidelines and are neither tested nor guaranteed.                                                                                                 |

# 8.2 Examples

# Operating rating:

| Symbol          | Description               | Min. | Max. | Unit |
|-----------------|---------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply voltage | -0.3 | 1.2  | V    |

# Operating requirement:

| Operating requirem | ені.                      |      |      |      |
|--------------------|---------------------------|------|------|------|
| Symbol             | Description               | Min. | Max. | Unit |
| $V_{DD}$           | 1.0 V core supply voltage | 0.9  | 1.1  | V    |

Operating behavior that includes a typical value:

| Symbol          | Description                                    | Min. |    | Тур. | Max. | Unit |
|-----------------|------------------------------------------------|------|----|------|------|------|
| I <sub>WP</sub> | Digital I/O weak<br>pullup/pulldown<br>current | 10   | 70 |      | 130  | μΑ   |

Figure 20. Examples

# 8.3 Typical-value conditions

Typical values assume you meet the following conditions (or other conditions as specified):

#### Table 63. Typical-value conditions

| Symbol         | Description         | Value | Unit |
|----------------|---------------------|-------|------|
| T <sub>A</sub> | Ambient temperature | 25    | °C   |
| $V_{DD}$       | Supply voltage      | 3.3   | V    |

# 8.4 Relationship between ratings and operating requirements



# 8.5 Guidelines for ratings and operating requirements

Follow these guidelines for ratings and operating requirements:

- · Never exceed any of the chip's ratings.
- During normal operation, don't exceed any of the chip's operating requirements.
- If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible.

# 9 Abbreviations and acronyms

The following table provides the list of abbreviations and acronyms their definitions.

Table 64. Abbreviations and acronyms and their definition

| Abbreviations and acronyms | Definitions                 |
|----------------------------|-----------------------------|
| ADC                        | Analog-to-Digital Converter |
| AXBS                       | Crossbar Switch             |
| CMC                        | Core Mode Controller        |
| CRC                        | Cyclic Redundancy Check     |
| CTI                        | Cross Trigger Interface     |
| DAP                        | Debug Access Port           |
| DMA                        | Direct Memory Access        |
| DSP                        | Digital Signal Processing   |

Table continues on the next page...

Table 64. Abbreviations and acronyms and their definition...continued

| Abbreviations and acronyms | Definitions                                            |
|----------------------------|--------------------------------------------------------|
| DWT                        | Data Watchpoint and Trace                              |
| EWM                        | External Watchdog Monitor                              |
| FRO                        | Free Running Oscillator                                |
| FMC                        | Flash Memory Controller                                |
| FPU                        | Floating Point Unit                                    |
| GPIO                       | General-purpose Input and Output                       |
| I3C                        | Improved Inter-Integrated Circuit                      |
| ITM                        | Instruction Trace Macrocell                            |
| LPCMP                      | Low Power Comparator                                   |
| LPI2C                      | Low Power Inter-Integrated Circuit                     |
| LPIT                       | Low Power Periodic Interrupt Timer                     |
| LPSPI                      | Low Power Serial Peripheral Interface                  |
| LPTMR                      | Low-Power Timer                                        |
| LPUART                     | Low Power Universal Asynchronous Receiver/ Transmitter |
| MPU                        | Memory Protection Unit                                 |
| MRCC                       | Module Reset and Clock Control                         |
| MSCM                       | Miscellaneous System Control Module                    |
| MU                         | Messaging Unit                                         |
| NBU                        | Narrowband Unit                                        |
| NPX                        | FMC with NVM PRINCE Encryption and Decryption          |
| NVIC                       | Nested Vectored Interrupt Controller                   |
| NVM                        | Non-Volatile Memory                                    |
| OSC                        | Oscillator                                             |
| RFMC                       | Radio Mode Controller                                  |
| RTC                        | Real Time Clock                                        |
| SEMA42                     | Semaphore Module                                       |
| SCG                        | System Clock Generator                                 |
| SFA                        | Signal Frequency Analyzer                              |
| SMSCM                      | Secure Miscellaneous System Control Module             |
| SPC                        | System Power Controller                                |
| SWD                        | Serial Wire Debug                                      |
| TPIU                       | Trace Port Interface Unit                              |

Table 64. Abbreviations and acronyms and their definition...continued

| Abbreviations and acronyms | Definitions                        |
|----------------------------|------------------------------------|
| TPM                        | Timer/PWM Module                   |
| TRDC                       | Trusted Resource Domain Controller |
| TRNG                       | True Random Number Generator       |
| TRGMUX                     | Trigger Multiplexer                |
| VREF                       | Voltage Reference                  |
| WDOG                       | Watchdog                           |
| WUU                        | Wake-Up Unit                       |
| LCE                        | Localization Compute Engine        |

# 10 Revision history

The following table provides a revision history for this document.

### Table 65. Revision History

| Rev. No.  | Date                           | Substantial Changes    |
|-----------|--------------------------------|------------------------|
| KW47 v4.0 | December 18 <sup>th</sup> 2025 | Initial public release |

# Legal information

#### Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="https://www.nxp.com">https://www.nxp.com</a>.

#### **Definitions**

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at https://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Suitability for use in automotive applications — This NXP product has been qualified for use in automotive applications. If this product is used by customer in the development of, or for incorporation into, products or services (a) used in safety critical applications or (b) in which failure could lead to death, personal injury, or severe physical or environmental damage (such products and services hereinafter referred to as "Critical Applications"), then customer makes the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, safety, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. As such, customer assumes all risk related to use of any products in Critical Applications and NXP and its suppliers shall not be liable for any such use by customer. Accordingly, customer will indemnify and hold NXP harmless from any claims, liabilities, damages and associated costs and expenses (including attorneys' fees) that NXP may incur related to customer's incorporation of any product in a Critical Application.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**HTML publications** — An HTML version, if available, of this document is provided as a courtesy. Definitive information is contained in the applicable document in PDF format. If there is a discrepancy between the HTML document and the PDF document, the PDF document has priority.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately.

Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at PSIRT@nxp.com) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

 $\ensuremath{\mathsf{NXP}}\xspace\,\ensuremath{\mathsf{B.V.}}\xspace - \ensuremath{\mathsf{NXP}}\xspace\,\ensuremath{\mathsf{B.V.}}\xspace$  . NXP B.V. is not an operating company and it does not distribute or sell products.

# **Trademarks**

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.

AMBA, Arm, Arm7, Arm7TDMI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamIQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKpro, µVision, Versatile— are trademarks and/or registered trademarks of Arm Limited (or its

**Versatile** — are trademarks and/or registered trademarks of Arm Limited (or its subsidiaries or affiliates) in the US and/or elsewhere. The related technology may be protected by any or all of patents, copyrights, designs and trade secrets. All rights reserved.

EdgeLock — is a trademark of NXP B.V.

12C-bus — logo is a trademark of NXP B.V.

# **Contents**

| 1              | Ratings9                                         | 3.5.1           | 2.4 GHz radio transceiver electrical specificat |      |
|----------------|--------------------------------------------------|-----------------|-------------------------------------------------|------|
| 1.1            | Thermal handling ratings9                        |                 |                                                 |      |
| 1.2            | Moisture handling ratings                        | 3.5.2           | Receiver feature summary                        |      |
| 1.3            | ESD and Latch-Up ratings9                        | 3.5.3           | Channel sounding summary                        |      |
| 1.4            | Voltage and current maximum ratings9             | 3.5.4           | Transmit and PLL feature summary                |      |
| 1.5            | Required Power-On-Reset (POR) sequencing 10      | 3.6             | Analog                                          |      |
| 1.6            | Power sequence11                                 | 3.6.1           | ADC electrical specifications                   |      |
| 2              | General11                                        | 3.6.1.1         | 16-bit ADC operating conditions                 |      |
| 2.1            | AC electrical characteristics11                  | 3.6.1.2         | 16-bit ADC electrical characteristics           |      |
| 2.2            | Nonswitching electrical specifications11         | 3.6.2           | CMP and 8-bit DAC electrical specifications     |      |
| 2.2.1          | Voltage and current operating requirements 11    | 3.6.3           | Voltage reference electrical specifications     | 47   |
| 2.2.2          | HVD, LVD, and POR operating requirements 13      | 3.7             | Timers                                          | . 48 |
| 2.2.3          | Voltage and current operating behaviors 14       | 3.8             | Communication interfaces                        | 48   |
| 2.2.4          | On-chip regulator electrical specifications15    | 3.8.1           | LPUART                                          | 48   |
| 2.2.4.1        | DCDC converter specifications 16                 | 3.8.2           | LPSPI switching specifications                  | 48   |
| 2.2.4.2        | LDO_SYS electrical specifications 16             | 3.8.3           | Inter-Integrated circuit interface (I2C)        |      |
| 2.2.4.3        | LDO_CORE electrical specifications17             |                 | specifications                                  | 52   |
| 2.2.5          | Smart power switch18                             | 3.8.4           | Improved Inter-Integrated Circuit Interface (M  | IPI- |
| 2.2.6          | Power mode transition operating behaviors 19     |                 | I3C) specifications                             | 54   |
| 2.2.7          | Power consumption operating behaviors 19         | 3.8.5           | CAN switching specifications                    | . 58 |
| 2.2.7.1        | Power consumption operating behaviors 20         | 3.9             | Human Machine Interface (HMI) modules           | 58   |
| 2.2.8          | EMC radiated emissions operating behaviors23     | 3.9.1           | General Purpose Input/Output (GPIO)             |      |
| 2.2.9          | Designing with radiated emissions in mind 23     | 3.9.2           | Flexible IO controller (FlexIO)                 |      |
| 2.2.10         | Capacitance attributes23                         | 4               | Package dimensions                              |      |
| 2.3            | Switching specifications                         | 4.1             | Obtaining package dimensions                    |      |
| 2.3.1          | Device clock specifications23                    | 5               | Pinout                                          |      |
| 2.3.2          | General switching specifications                 | 5.1             | Pinout table                                    |      |
| 2.4            | Thermal specifications25                         | 5.2             | Recommended connection for unused analog        |      |
| 2.4.1          | Thermal operating requirements                   | 0.2             | digital pins                                    |      |
| 2.4.2          | Thermal attributes                               | 5.3             | Pinouts diagram                                 |      |
| 3              | Peripheral operating requirements and behaviors  | 6               | Ordering parts                                  |      |
| J              | 25                                               | 6.1             | Determining valid orderable parts               |      |
| 3.1            | Localization Compute Engine (LCE)25              | 7               | Part identification                             |      |
| 3.2            | Core modules                                     | 7.1             | Part number format                              |      |
| 3.2.1          | SWD electricals                                  | 7.1             | Example                                         |      |
| 3.3            |                                                  | 7.2             |                                                 |      |
| 3.3.1          | Clock modules                                    | 7.3<br><b>8</b> | Package marking information                     |      |
|                | Reference oscillator specification               |                 | Terminology and guidelines Definitions          |      |
| 3.3.2<br>3.3.3 | ·                                                | 8.1<br>8.2      |                                                 |      |
| 3.3.3          | Free-running oscillator FRO-192M specifications  |                 | Examples                                        |      |
| 0.0.4          |                                                  | 8.3             | Typical-value conditions                        | / 2  |
| 3.3.4          | Free-running oscillator FRO-32K specifications30 | 8.4             | Relationship between ratings and operating      | 70   |
| 3.3.5          | Free-running oscillator FRO-16K specifications30 | 0.5             | requirements                                    | . 73 |
| 3.4            | Memories and memory interfaces                   | 8.5             | Guidelines for ratings and operating            | ٦.   |
| 3.4.1          | Flash electrical specifications31                |                 | requirements                                    |      |
| 3.4.1.1        | Flash timing specifications                      | 9               | Abbreviations and acronyms                      |      |
| 3.4.1.2        | Flash high voltage current behavior              | 10              | Revision history                                |      |
| 3.4.1.3        | Flash reliability specifications32               |                 | Legal information                               | 76   |
| 3.5            | Radio modules32                                  |                 |                                                 |      |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© 2025 NXP B.V.

All rights reserved.

For more information, please visit: https://www.nxp.com

Date of release: 18 December 2025 Document identifier: KW47