

**MOTOROLA** Semiconductor Technical Data

Advance Information

DSP56012/D Rev. 0, 09/98

MOTOROLA

# DSP56012 24-Bit DVD Digital Signal Processor

The DSP56012 is a high-performance programmable digital signal processor (DSP) developed for digital versatile disc (DVD), high-definition television (HDTV), and advanced set-top audio decoding. The DSP56012 is optimized with audio-specific peripherals and customized memory configuration, and may be programmed with Motorola's certified software for Dolby AC-3 5.1 Channel Surround, Dolby Pro Logic, and MPEG1 Layer 2. These applications use Motorola's 24-bit DSP56000 architecture and are the highest quality solutions available. Flexible peripheral modules and interface software allow simple connection to a wide variety of video/system decoders. In addition, the DSP56012 offers switchable memory space configuration, a large user-definable program ROM and two independent data RAMs and ROMs, a serial audio interface (SAI), a serial host interface (SHI), a parallel host interface (HI) with Direct Memory Access (DMA) for communicating with other processors, dedicated I/O lines, an on-chip phase-locked loop (PLL), an On-Chip Emulation (OnCE<sup>TM</sup>) port, and an on-chip digital audio transmitter (DAX). Figure 1-1 shows the functional blocks of the DSP56012.



© Motorola, Inc., 1998

For More Information On This Product, Go to: www.freescale.com



## Part 1 Introduction to the DSP56012

Refer to Section 1.1 for information on this data sheet and on the DSP56012.

## 1.1 Content Organization

This section outlines the information contained in this document.

| Part 1, Introduction to the DSP56012                  | 1-2 |
|-------------------------------------------------------|-----|
| 1.1, Content Organization                             | 1-2 |
| 1.2, Data Conventions                                 | 1-3 |
| Part 2, Features                                      | 2.1 |
| 2.1, Features of the Digital Signal Processing Core   |     |
| 2.1, Features of the DSP56012 Memory Configuration    |     |
| 2.2, Features of the DSP30012 Memory Configuration    |     |
| 2.3, Peripheral and Support Circuits                  |     |
|                                                       |     |
| Part 3, Signal/Connection Descriptions                |     |
| 3.1, Signal Groupings                                 | 3-1 |
| Part 4, Specifications                                | 4-1 |
| 4.1, Introduction                                     |     |
| 4.2, Maximum Ratings                                  |     |
| 4.3, Thermal Characteristics                          |     |
| 4.4, DC Electrical Characteristics                    |     |
| 4.5, AC Electrical Characteristics                    |     |
| 4.6, Internal Clocks                                  |     |
| 4.7, External Clock Operation                         |     |
| 4.8, Phase-Locked Loop (PLL) Characteristics          |     |
| 4.9, RESET, Stop, Mode Select, and Interrupt Timing   |     |
| 4.10, Host Interface (HI) Timing                      |     |
| 4.11, Serial Audio Interface (SAI) Timing)            |     |
| 4.12, Serial Host Interface (SHI) SPI Protocol Timing |     |
| 4.13, Serial Host Interface (SHI) I2C Protocol Timing |     |
| 4.14, Programming the Serial Clock                    |     |
| 4.15, General Purpose Input/Output (GPIO) Timing      |     |
| 4.16, Digital Audio Transmitter (DAX) Timing          |     |
| 4.17, On-Chip Emulation (OnCE) Timing                 |     |
|                                                       |     |
| Part 5, Packaging                                     |     |
| 5.1, Pin-Out and Package Information                  |     |
| 5.2, TQFP Package Description                         |     |
| 5.3, Ordering Drawings                                |     |
| Part 6, Design Considerations                         | 6-1 |
| 6.1, Thermal Design Considerations                    | 6-1 |
| 6.2, Electrical Design Considerations                 | 6-2 |
| 6.3, Power Consumption Considerations                 | 6-3 |
| 6.4, Power-Up Considerations                          |     |
| 6.5, Host Port Considerations                         |     |
| Part 7, Ordering Information                          | 71  |
|                                                       | /-1 |



## 1.2 Data Conventions

This data sheet uses the following conventions:

- OVERBAR: used to indicate a signal that is active when pulled low (e.g., "RESET").
- "Asserted" means that a high true signal (i.e., an active high) is high or that a low true signal (i.e., an active low) is low.
- "Deasserted" means that a high true signal is low or that a low true signal is high.

Please refer to the examples in Table 1-1.

| Signal/Symbol | Logic State | Signal State | Voltage                          |
|---------------|-------------|--------------|----------------------------------|
| PIN           | True        | Asserted     | V <sub>IL</sub> /V <sub>OL</sub> |
| PIN           | False       | Deasserted   | V <sub>IH</sub> /V <sub>OH</sub> |
| PIN           | True        | Asserted     | V <sub>IH</sub> /V <sub>OH</sub> |
| PIN           | False       | Deasserted   | V <sub>IL</sub> /V <sub>OL</sub> |





## Part 2 Features

# 2.1 Features of the Digital Signal Processing Core

- Efficient, object-code compatible, 24-bit DSP56000 family DSP engine
- 47.5 million instructions per second (MIPS) with 21.05 ns instruction cycle at 95 MHz
- Highly parallel instruction set with unique DSP addressing modes
- Two 56-bit accumulators including extension byte
- Parallel  $24 \times 24$ -bit multiply-accumulate in 1 instruction cycle (2 clock cycles)
- Double precision  $48 \times 48$ -bit multiply with 96-bit result in 6 instruction cycles
- 56-bit addition/subtraction in 1 instruction cycle
- Fractional and integer arithmetic with support for multi-precision arithmetic
- Hardware support for block-floating point fast fourier transforms (FFT)
- Hardware nested DO loops
- Zero-overhead fast interrupts (2 instruction cycles)
- PLL-based clocking with a wide range of frequency multiplications (1 to 4096) and power saving clock divider (2<sup>i</sup>: i = 0 to 15), which reduces clock noise
- Four 24-bit internal data buses and three 16-bit internal address buses for simultaneous accesses to one program and two data memories

# 2.2 Features of the DSP56012 Memory Configuration

- Modified Harvard architecture allows simultaneous access to program and data memories
- $15360 \times 24$ -bit on-chip program ROM<sup>1</sup>
- $4096 \times 24$ -bit on-chip X data RAM and  $3584 \times 24$ -bit on-chip X data ROM<sup>1</sup>
- $4352 \times 24$ -bit on-chip Y data RAM and  $2048 \times 24$ -bit on-chip Y data ROM<sup>1</sup>
- $256 \times 24$ -bit on-chip program RAM and  $32 \times 24$ -bit bootstrap ROM
- As much as  $2304 \times 24$  bits of X and Y data RAM can be switched to program RAM, giving a total of  $2560 \times 24$  bits of program RAM

**Table 2-1** lists the memory configurations of the DSP56012.

| Memory Type | No Switch<br>(PEA = 0, PEB = 0) | Switch A<br>(PEA = 1, PEB = 0) | Switch B<br>(PEA = 0, PEB = 1) | Switch A+B<br>(PEA = 1, PEB = 1) |
|-------------|---------------------------------|--------------------------------|--------------------------------|----------------------------------|
| Program RAM | 0.25K                           | 1.0K                           | 1.75K                          | 2.5K                             |
| X data RAM  | 4.0K                            | 3.25K                          | 3.25K                          | 2.5K                             |
| Y data RAM  | 4.25K                           | 4.25K                          | 3.5K                           | 3.5K                             |
| Program ROM | 15K                             | 15K                            | 15K                            | 15K                              |

1. These ROMs may be factory programmed with data/program provided by the application developer.



| Memory Type | No Switch<br>(PEA = 0, PEB = 0) | Switch A<br>(PEA = 1, PEB = 0) | Switch B<br>(PEA = 0, PEB = 1) | Switch A+B<br>(PEA = 1, PEB = 1) |
|-------------|---------------------------------|--------------------------------|--------------------------------|----------------------------------|
| X data ROM  | 3.5K                            | 3.5K                           | 3.5K                           | 3.5K                             |
| Y data ROM  | 2.0K                            | 2.0K                           | 2.0K                           | 2.0K                             |

 Table 2-1.
 DSP56012 Internal Memory Configurations

## 2.3 Peripheral and Support Circuits

- SAI includes:
  - Two receivers and three transmitters
  - Master or slave capability
  - I<sup>2</sup>S, Sony, and Matsushita audio protocol implementations
  - Two sets of SAI interrupt vectors
- SHI features:
  - Single master capability
  - SPI and I<sup>2</sup>C protocols
  - 10-word receive FIFO
  - Support for 8-, 16- and 24-bit words.
- Byte-wide parallel host interface with DMA support capable of reconfiguration as 15 general purpose input/output (GPIO) lines
- DAX features one serial transmitter capable of supporting S/PDIF, IEC958, CP-340, and AES/EBU formats.
- Eight dedicated, independent, programmable GPIO lines
- On-chip peripheral registers memory mapped in data memory space
- OnCE port for unobtrusive, processor speed-independent debugging
- Software programmable PLL-based frequency synthesizer for the core clock
- Power saving wait and stop modes
- Fully static, HCMOS design from specified operating frequency down to dc
- 100-pin plastic thin quad flat pack (TQFP) surface-mount package
- 5 V power supply



## 2.4 Documentation

Table 2-2 lists the documents that provide a complete description of the DSP56012 and are required to design properly with the part. Documentation is available from a local Motorola distributor, a Motorola semiconductor sales office, a Motorola Literature Distribution Center, or through the Motorola DSP home page on the Internet (the source for the latest information).

| Document Name              | Description                                                                                             | Order Number   |
|----------------------------|---------------------------------------------------------------------------------------------------------|----------------|
| DSP56000 Family<br>Manual  | Detailed description of the 56000-family architecture and the 24-bit core processor and instruction set | DSP56KFAMUM/AD |
| DSP56012 User's<br>Manual  | Detailed description of memory, peripherals, and interfaces                                             | DSP56012UM/AD  |
| DSP56012 Technical<br>Data | Electrical and timing specifications; pin and package descriptions                                      | DSP56012/D     |

| Table 2-2. | Additional DSP56012 Documentation |
|------------|-----------------------------------|
|------------|-----------------------------------|



### Freescale Semiconductor, Inc.

#### DSP56012 Data Sheet

#### For More Information On This Product, Go to: www.freescale.com



# Part 3 Signal/Connection Descriptions

# 3.1 Signal Groupings

The input and output signals of the DSP56012 are organized into ten functional groups, as shown in Table 3-1 and as illustrated in Figure 3-1.

| Functional Group                    |        | Number of<br>Signals | Detailed<br>Description |
|-------------------------------------|--------|----------------------|-------------------------|
| Power (V <sub>CC</sub> )            |        | 13                   | Table 3-2               |
| Ground (GND)                        |        | 17                   | Table 3-3               |
| PLL                                 |        | 4                    | Table 3-4               |
| Interrupt and mode control          |        | 4                    | Table 3-5               |
| Host interface (HI)                 | Port B | 15                   | Table 3-6               |
| Serial host interface (SHI)         |        | 5                    | Table 3-7               |
| Serial audio interface (SAI)        |        | 9                    | Table 3-8<br>Table 3-9  |
| General Purpose input/output (GPIO) |        | 8                    | Table 3-10              |
| Digital audio transmitter (DAX)     |        | 2                    | Table 3-11              |
| OnCE port                           |        | 4                    | Table 3-12              |

| Table 3-1. | DSP56012 Functional Sig | nal Groupings |
|------------|-------------------------|---------------|
|            |                         |               |



### **Freescale Semiconductor, Inc.**

Signal Groupings



Figure 3-1. Signals Identified by Functional Group



### 3.1.1 Power

| Table 3-2. | Power | Inputs |
|------------|-------|--------|
|------------|-------|--------|

| Power Name       | Description                                                                                                                                                                                                                      |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>CCP</sub> | $\begin{array}{ c c c c c } \textbf{PLL Power} & -\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!$                                                                                                        |
| V <sub>CCQ</sub> | <b>Quiet Power</b> —V <sub>CCQ</sub> is an isolated power for the internal processing logic. This input must be tied externally to all other chip power inputs. The user must provide adequate external decoupling capacitors.   |
| V <sub>CCA</sub> | <b>A Power</b> —V <sub>CCA</sub> is an isolated power for sections of the internal chip logic. This input must be tied externally to all other chip power inputs. The user must provide adequate external decoupling capacitors. |
| V <sub>CCD</sub> | <b>D</b> Power—V <sub>CCD</sub> is an isolated power for sections of the internal chip logic. This input must be tied externally to all other chip power inputs. The user must provide adequate external decoupling capacitors.  |
| V <sub>CCH</sub> | <b>Host Power</b> —V <sub>CCH</sub> is an isolated power for the HI I/O drivers. This input must be tied externally to all other chip power inputs. The user must provide adequate external decoupling capacitors.               |
| V <sub>CCS</sub> | <b>Serial Host Power</b> —V <sub>CCS</sub> is an isolated power for the SHI I/O drivers. This input must be tied externally to all other chip power inputs. The user must provide adequate external decoupling capacitors.       |

## 3.1.2 Ground

#### Table 3-3. Grounds

| Ground Name      | Description                                                                                                                                                                                                                                                                                 |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GND <sub>P</sub> | <b>PLL Ground</b> —GND <sub>P</sub> is ground dedicated for PLL use. The connection should be provided with an extremely low-impedance path to ground. V <sub>CCP</sub> should be bypassed to GND <sub>P</sub> by a 0.1 $\mu$ F capacitor located as close as possible to the chip package. |
| GND <sub>Q</sub> | <b>Internal Logic Ground</b> — $GND_Q$ is an isolated ground for the internal processing logic.<br>This connection must be tied externally to all other chip ground connections. The user must provide adequate external decoupling capacitors.                                             |
| GND <sub>A</sub> | <b>A Ground</b> —GND <sub>A</sub> is an isolated ground for sections of the internal logic. This connection must be tied externally to all other chip ground connections. The user must provide adequate external decoupling capacitors.                                                    |



Signal Groupings

### Freescale Semiconductor, Inc.

#### Table 3-3. Grounds

| Ground Name      | Description                                                                                                                                                                                                                              |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GND <sub>D</sub> | <b>D Ground</b> —GND <sub>D</sub> is an isolated ground for sections of the internal logic. This connection must be tied externally to all other chip ground connections. The user must provide adequate external decoupling capacitors. |
| GND <sub>H</sub> | <b>Host Ground</b> —GND <sub>H</sub> is an isolated ground for the HI I/O drivers. This connection must be tied externally to all other chip ground connections. The user must provide adequate external decoupling capacitors.          |
| GND <sub>S</sub> | <b>Serial Host Ground</b> —GND <sub>S</sub> is an isolated ground for the SHI I/O drivers. This connection must be tied externally to all other chip ground connections. The user must provide adequate external decoupling capacitors.  |

## 3.1.3 Phase-Locked Loop (PLL)

| Signal<br>Name | Туре   | State During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                     |  |
|----------------|--------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PLOCK          | Output | Indeterminate         | Phase Locked—PLOCK is an output signal that, when driven<br>high, indicates that the PLL has achieved phase lock. After<br>reset, PLOCK is driven low until lock is achieved.<br>Note: PLOCK is a reliable indicator of the PLL lock state only<br>after the chip has exited the reset state. During hardware<br>reset, the PLOCK state is determined by PINIT and the |  |
|                |        |                       | current PLL lock condition.                                                                                                                                                                                                                                                                                                                                            |  |
| PCAP           | Input  | Input                 | <b>PLL Capacitor</b> —PCAP is an input connecting an off-chip capacitor to the PLL filter. Connect one capacitor terminal to PCAP and the other terminal to $V_{CCP}$ .                                                                                                                                                                                                |  |
|                |        |                       | If the PLL is not used, PCAP may be tied to $V_{CC}$ , GND, or left floating.                                                                                                                                                                                                                                                                                          |  |
| PINIT          | Input  | Input                 | <b>PLL Initial</b> —During assertion of RESET, the value of PINIT is written into the PLL Enable (PEN) bit of the PLL control register, determining whether the PLL is enabled or disabled.                                                                                                                                                                            |  |
| EXTAL          | Input  | Input                 | <b>External Clock/Crystal Input</b> —EXTAL interfaces the internal crystal oscillator input to an external crystal or an external clock.                                                                                                                                                                                                                               |  |



### 3.1.4 Interrupt and Mode Control

Table 3-5. Interrupt and Mode Control

| Signal<br>Name | Туре  | State During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|----------------|-------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| MODA           | Input | Input (MODA)          | Mode Select A—This input signal has three functions:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|                |       |                       | <ul> <li>to work with the MODB and MODC signals to select the DSP's initial operating mode,</li> <li>to allow an external device to request a DSP interrupt after internal synchronization, and</li> <li>to turn on the internal clock generator when the DSP is in the stop processing state, causing the DSP to resume processing.</li> </ul>                                                                                                                                                                                       |  |
|                |       |                       | MODA is read and internally latched in the DSP when the processor exits the reset state. The logic state present on the MODA, MODB, and MODC pins selects the initial DSP operating mode. Several clock cycles after leaving the reset state, the MODA signal changes to the external interrupt request IRQA. The DSP operating mode can be changed by software after reset.                                                                                                                                                          |  |
| IRQA           | Input |                       | <b>External Interrupt Request A (IRQA)</b> —The IRQA input is a synchronized external interrupt request. It may be programmed to be level-sensitive or negative-edge triggered. When the signal is edge-triggered, triggering occurs at a voltage level and is not directly related to the fall time of the interrupt signal. However, as the fall time of the interrupt signal increases, the probability that noise on IRQA will generate multiple interrupts also increases.                                                       |  |
|                |       |                       | While the DSP is in the stop mode, asserting IRQA gates on the oscillator and, after a clock stabilization delay, enables clocks to the processor and peripherals. Hardware reset causes this input to function as MODA.                                                                                                                                                                                                                                                                                                              |  |
| MODB           | Input | Input (MODB)          | Mode Select B—This input signal has two functions:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|                |       |                       | <ul> <li>to work with the MODA and MODC signals to select the DSP's initial operating mode</li> <li>to allow an external device to request a DSP interrupt after internal synchronization</li> </ul>                                                                                                                                                                                                                                                                                                                                  |  |
|                |       |                       | MODB is read and internally latched in the DSP when the processor exits the reset state. The logic state present on the MODA, MODB, and MODC pins selects the initial DSP operating mode. Several clock cycles after leaving the reset state, the MODB signal changes to the external interrupt request IRQB. The DSP operating mode can be changed by software after reset.                                                                                                                                                          |  |
| IRQB           | Input |                       | <b>External Interrupt Request B (IRQB)</b> —The IRQB input is a synchronized external interrupt request. It may be programmed to be level-sensitive or negative-edge triggered. When the signal is edge-triggered, triggering occurs at a voltage level and is not directly related to the fall time of the interrupt signal. However, as the fall time of the interrupt signal increases, the probability that noise on IRQB will generate multiple interrupts also increases. Hardware reset causes this input to function as MODB. |  |



Signal Groupings

| Signal<br>Name | Туре                      | State During<br>Reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|----------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| MODC           | Input, edge-<br>triggered | Input (MODC)       Mode Select C—This input signal has two functions:         • to work with the MODA and MODB signals to select the D initial operating mode         • to allow an external device to request a DSP interrupt after internal synchronization         MODC is read and internally latched in the DSP when the processor exits the reset state. The logic state present on th MODA, MODB, and MODC pins selects the initial DSP operamode. Several clock cycles after leaving the reset state, the MODC signal changes to the non-maskable interrupt reques NMI. The DSP operating mode can be changed by software |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| NMI            | Input, edge-<br>triggered |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | reset.<br><b>Non-Maskable Interrupt Request</b> —The NMI input is a negative-<br>edge triggered external interrupt request. This is a level 3<br>interrupt that cannot be masked out. Triggering occurs at a<br>voltage level and is not directly related to the fall time of the<br>interrupt signal. However, as the fall time of the interrupt signal<br>increases, the probability that noise on NMI will generate multiple<br>interrupts also increases. Hardware reset causes this input to<br>function as MODC.                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| RESET          | Input                     | Active                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Reset—This input causes a direct hardware reset of the processor.When RESET is asserted, the DSP is initialized and placed in the<br>reset state. A Schmitt-trigger input is used for noise immunity. When<br>the reset signal is deasserted, the initial DSP operating mode is<br>latched from the MODA, MODB, and MODC signals. The DSP also<br>samples the PINIT signal and writes its status into the PEN bit of<br>the PLL control register. When the DSP comes out of the reset<br>state, deassertion occurs at a voltage level and is not directly<br>related to the rise time of the RESET signal. However, the<br>probability that noise on RESET will generate multiple resets<br>increases with increasing rise time of the RESET signal.For proper hardware reset to occur, the clock must be active,<br>since a number of clock ticks are required for proper propagation<br>of the hardware reset state. |  |



### 3.1.5 Host Interface (HI)

The HI provides a fast parallel data to 8-bit port, which may be connected directly to the host bus. The HI supports a variety of standard buses, and can be directly connected to a number of industry standard microcomputers, microprocessors, DSPs, and DMA hardware.

| Signal Name | Туре             | State During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|-------------|------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| H0–H7       | Input/<br>Output | Input                 | Host Data Bus (H0–H7)—This data bus transfers data between the host processor and the DSP56012.                                                                                                                                                                                                                                                                                                                                             |  |
|             |                  |                       | When configured as a host interface port, the H0–H7 signals are tri-stated as long as $\overline{\text{HEN}}$ is deasserted. The signals are inputs unless HR/ $\overline{\text{W}}$ is high and $\overline{\text{HEN}}$ is asserted, in which case H0–H7 become outputs, allowing the host processor to read the DSP56012 data. H0–H7 become outputs when $\overline{\text{HACK}}$ is asserted during $\overline{\text{HOREQ}}$ assertion. |  |
| PB0–PB7     |                  |                       | <b>Port B GPIO 0–7 (PB0–PB7)</b> —These signals are GPIO (PB0–PB7) when the host interface is not selected.                                                                                                                                                                                                                                                                                                                                 |  |
|             |                  |                       | After reset, the default state for these signals is GPIO input.                                                                                                                                                                                                                                                                                                                                                                             |  |
| HOA0-HOA2   | Input            | Input                 | Host Address0–Host Address 2 (HOA0–HOA2)—These inputs provide the address selection for each host interface register.                                                                                                                                                                                                                                                                                                                       |  |
| PB8–PB10    | Input/<br>Output |                       | <b>Port B GPIO 8–10 (PB8–PB10)</b> —These signals are GPIO signals (PB8–PB10) when the host interface is not selected.                                                                                                                                                                                                                                                                                                                      |  |
|             |                  |                       | After reset, the default state for these signals is GPIO input.                                                                                                                                                                                                                                                                                                                                                                             |  |
| HR/W        | Input            | Input                 | <b>Host Read/Write</b> —This input selects the direction of data transfer for each host processor access. If HR/ $\overline{W}$ is high and HEN is asserted, H0–H7 are outputs and DSP data is transferred to the host processor. If HR/ $\overline{W}$ is low and HEN is asserted, H0–H7 are inputs and host data is transferred to the DSP. HR/ $\overline{W}$ must be stable when HEN is asserted.                                       |  |
| PB11        | Input/<br>Output |                       | <b>Port B GPIO 11 (PB11)</b> —This signal is a GPIO signal (PB11) when the host interface is not being used.                                                                                                                                                                                                                                                                                                                                |  |
|             |                  |                       | After reset, the default state for this signal is GPIO input.                                                                                                                                                                                                                                                                                                                                                                               |  |

Table 3-6. Host Interface



Signal Groupings

| Table 3-6. | Host Interface | (Continued) |
|------------|----------------|-------------|
|------------|----------------|-------------|

| Signal Name | Туре                     | State During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------|--------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HEN         | Input                    | Input                 | <b>Host Enable</b> —This input enables a data transfer on the host data bus. When HEN is asserted and HR/ $\overline{W}$ is high, H0–H7 become outputs and the host processor may read MC68183 data. When HEN is asserted and HR/ $\overline{W}$ is low, H0–H7 become inputs. Host data is latched inside the DSP on the rising edge of HEN. Normally, a chip select signal derived from host address decoding and an enable strobe are used to generate HEN. |
| PB12        | Input/<br>Output         |                       | <b>Port B GPIO 12 (PB12)</b> —This signal is a GPIO signal (PB12) when the host interface is not being used.                                                                                                                                                                                                                                                                                                                                                  |
|             |                          |                       | After reset, the default state for this signal is GPIO input.                                                                                                                                                                                                                                                                                                                                                                                                 |
| HOREQ       | Open-<br>drain<br>Output | Input                 | <b>Host Request</b> —This signal is used by the Host Interface to request service from the host processor, DMA controller, or a simple external controller.                                                                                                                                                                                                                                                                                                   |
|             |                          |                       | Note: HOREQ should always be pulled high when it is not in use.                                                                                                                                                                                                                                                                                                                                                                                               |
| PB13        | Input/<br>Output         |                       | <b>Port B GPIO 13 (PB13)</b> —This signal is a GPIO (not open-drain) signal (PB13) when the host interface is not selected.                                                                                                                                                                                                                                                                                                                                   |
|             | Output                   |                       | After reset, the default state for this signal is GPIO input.                                                                                                                                                                                                                                                                                                                                                                                                 |
| HACK        | Input                    | Input                 | <b>Host Acknowledge</b> —This input has two functions. It provides a host acknowledge handshake signal for DMA transfers and it receives a host interrupt acknowledge compatible with MC68000 Family processors.                                                                                                                                                                                                                                              |
|             |                          |                       | Note: HACK should always be pulled high when it is not in use.                                                                                                                                                                                                                                                                                                                                                                                                |
| PB14        | Input/                   |                       | <b>Port B GPIO 14 (PB14)</b> —This signal is a GPIO signal (PB14) when the host interface is not selected.                                                                                                                                                                                                                                                                                                                                                    |
|             | Output                   |                       | After reset, the default state for this signal is GPIO input.                                                                                                                                                                                                                                                                                                                                                                                                 |



### 3.1.6 Serial Host Interface (SHI)

The SHI has five I/O signals that may be configured to allow the SHI to operate in either SPI or  $I^2C$  mode.

| Signal<br>Name | Signal<br>Type                   | State<br>during<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|----------------|----------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| SCK            | Input or<br>Output               | Tri-stated               | <b>SPI Serial Clock</b> —The SCK signal is an output when the SPI is configured as a master, and a Schmitt-trigger input when the SPI is configured as a slave. When the SPI is configured as a master, the SCK signal is derived from the internal SHI clock generator. When the SPI is configured as a slave, the SCK signal is an input, and the clock signal from the external master synchronizes the data transfer. The SCK signal is ignored by the SPI if it is defined as a slave and the slave select (SS) signal is not asserted. In both the master and slave SPI devices, data is shifted on one edge of the SCK signal and is sampled on the opposite edge where data is stable. Edge polarity is determined by the SPI transfer protocol. The maximum allowed internally generated bit clock frequency is $f_{osc}/4$ for the SPI mode, where $f_{osc}$ is the clock on EXTAL. The maximum allowed externally generated bit clock frequency is $f_{osc}/3$ for the SPI mode. |  |
| SCL            | Input or<br>Output               |                          | <b>I<sup>2</sup>C Serial Clock</b> —SCL carries the clock for I <sup>2</sup> C bus transactions in<br>the I <sup>2</sup> C mode. SCL is a Schmitt-trigger input when configured as a<br>slave, and an open-drain output when configured as a master. SCL<br>should be connected to V <sub>CC</sub> through a pull-up resistor. The maximum<br>allowed internally generated bit clock frequency is $f_{osc}$ /6 for the I <sup>2</sup> C<br>mode where $f_{osc}$ is the clock on EXTAL. The maximum allowed<br>externally generated bit clock frequency is $f_{osc}$ /5 for the I <sup>2</sup> C mode.<br>An external pull-up resistor is not required.                                                                                                                                                                                                                                                                                                                                      |  |
| MISO           | Input or<br>Output               | Tri-stated               | Tri-statedSPI Master-In-Slave-Out—When the SPI is configured as a master<br>MISO is the master data input line. The MISO signal is used in<br>conjunction with the MOSI signal for transmitting and receiving seri<br>data. This signal is a Schmitt-trigger input when configured for the S<br>master mode, an output when configured for the SPI slave mode, a<br>tri-stated if configured for the SPI slave mode when SS is deasserted<br>An external pull-up resistor is not required for SPI operation.I²C Data and Acknowledge—In I²C mode, SDA is a Schmitt-trigger                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| SDA            | Input or<br>open-drain<br>Output |                          | input when receiving and an open-drain output when transmitting.<br>SDA should be connected to $V_{CC}$ through a pull-up resistor. SDA carries the data for I <sup>2</sup> C transactions. The data in SDA must be stable during the high period of SCL. The data in SDA is only allowed to change when SCL is low. When the bus is free, SDA is high. The SDA line is only allowed to change during the time SCL is high in the case of start and stop events. A high to low transition of the SDA line while SCL is high is a unique situation, which is defined as the start event. A low to high transition of SDA while SCL is high is an unique situation, which is defined as the stop event.                                                                                                                                                                                                                                                                                       |  |

| Table 3-7. | <b>Serial Host Interface</b> | (SHI) S | Signals |
|------------|------------------------------|---------|---------|
|------------|------------------------------|---------|---------|



Signal Groupings

| Table 3-7. | Serial Host Interface (SHI) Signals | (Continued) |
|------------|-------------------------------------|-------------|
|------------|-------------------------------------|-------------|

| Signal<br>Name | Signal<br>Type     | State<br>during<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------------|--------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MOSI           | Input or<br>Output | Tri-stated               | <b>SPI Master-Out-Slave-In</b> —When the SPI is configured as a master,<br>MOSI is the master data output line. The MOSI signal is used in<br>conjunction with the MISO signal for transmitting and receiving serial<br>data. MOSI is the slave data input line when the SPI is configured as a<br>slave. This signal is a Schmitt-trigger input when configured for the<br>SPI slave mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| HA0            | Input              |                          | $I^2C$ Slave Address 0—This signal uses a Schmitt-trigger input when configured for the $I^2C$ mode. When configured for $I^2C$ slave mode, the HA0 signal is used to form the slave device address. HA0 is ignored when it is configured for the $I^2C$ master mode.<br>An external pull-up resistor is not required.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| SS             | Input              | Tri-stated               | SPI Slave Select—This signal is an active low Schmitt-trigger input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| HA2            | Input              |                          | <ul> <li>when configured for the SPI mode. When configured for the SPI slave mode, this signal is used to enable the SPI slave for transfer. When configured for the SPI master mode, this signal should be kept deasserted (pulled high). If it is asserted while configured as SPI master, a bus error condition is flagged.</li> <li>I<sup>2</sup>C Slave Address 2—This signal uses a Schmitt-trigger input when configured for the I<sup>2</sup>C mode. When configured for the I<sup>2</sup>C Slave mode, the HA2 signal is used to form the slave device address. HA2 is ignored in the I<sup>2</sup>C master mode. If SS is deasserted, the SHI ignores SCK clocks and keeps the MISO output signal in the high-impedance state.</li> <li>This signal is tri-stated during hardware, software, or individual reset</li> </ul>                                            |
|                |                    |                          | (thus, there is no need for an external pull-up in this state).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| HREQ           | Input or<br>Output | Tri-stated               | <ul> <li>Host Request—This signal is an active low Schmitt-trigger input when configured for the master mode, but an active low output when configured for the slave mode.</li> <li>When configured for the slave mode, HREQ is asserted to indicate that the SHI is ready for the next data word transfer. It is deasserted at the first clock pulse of the new data word transfer. When configured for the master mode, HREQ is an input. When asserted by the external slave device, it will trigger the start of the data word transfer by the master. After finishing the data word transfer, the master will await the next assertion of HREQ to proceed to the next transfer.</li> <li>This signal is tri-stated during hardware, software, personal reset, or when the HREQ1–HREQ0 bits in the HCSR are cleared (no need for external pull-up in this state).</li> </ul> |



### 3.1.7 Serial Audio Interface (SAI)

The SAI is composed of separate receiver and transmitter sections.

#### 3.1.7.1 SAI Receive Section

The receive section of the SAI has four dedicated signals.

| Signal<br>Name | Signal<br>Type     | State<br>during<br>Reset | Signal Description                                                                                                                                                                                                                                     |
|----------------|--------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SDI0           | Input              | Tri-stated               | Serial Data Input 0—This is the receiver 0 serial data input.                                                                                                                                                                                          |
|                |                    |                          | This signal is high impedance during hardware or software reset, while receiver 0 is disabled (R0EN = 0) or while the chip is in the stop state. No external pull-up resistor is required.                                                             |
| SDI1           | Input              | Tri-stated               | Serial Data Input 1—This is the receiver 1 serial data input.                                                                                                                                                                                          |
|                |                    |                          | This signal is high impedance during hardware or software reset, while receiver 1 is disabled (R1EN = 0) or while the chip is in the stop state. No external pull-up resistor is required.                                                             |
| SCKR           | Input or<br>Output | Tri-stated               | <b>Receive Serial Clock</b> —SCKR is an output if the receiver section is programmed as a master and a Schmitt-trigger input if programmed as a slave.                                                                                                 |
|                |                    |                          | SCKR is high impedance if all receivers are disabled (personal reset)<br>and during hardware or software reset or while the chip is in the stop<br>state. No external pull-up is necessary.                                                            |
| WSR            | Input or<br>Output | Tri-stated               | <b>Receive Word Select</b> —WSR is an output if the receiver section is programmed as a master and a Schmitt-trigger input if programmed as a slave. WSR is used to synchronize the data word and to select the left/right portion of the data sample. |
|                |                    |                          | WSR is high impedance if all receivers are disabled (personal reset),<br>during hardware reset, during software reset, or while the chip is in the<br>stop state. No external pull-up is necessary.                                                    |



### 3.1.7.2 SAI Transmit Section

The transmit section of the SAI has five dedicated signals.

| Signal<br>Type     | State<br>during<br>Reset                                 | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Output             | Driven high                                              | <b>Serial Data Output 0</b> —SDO0 is the transmitter 0 serial output. SDO0 is driven high if transmitter 0 is disabled, during personal reset, hardware reset and software reset, or when the chip is in the stop state.                                                                                                                                                                                                                                                                                                                                     |
| Output             | Driven high                                              | <b>Serial Data Output 1</b> —SDO1 is the transmitter 1 serial output. SDO1 is driven high if transmitter 1 is disabled, during personal reset, hardware reset and software reset, or when the chip is in the stop state.                                                                                                                                                                                                                                                                                                                                     |
| Output             | Driven high                                              | <b>Serial Data Output 2</b> —SDO2 is the transmitter 2 serial output. SDO2 is driven high if transmitter 2 is disabled, during personal reset, hardware reset and software reset, or when the chip is in the stop state.                                                                                                                                                                                                                                                                                                                                     |
| Input or<br>Output | Tri-stated                                               | Transmit Serial Clock—This signal provides the clock for the serial<br>audio interface (SAI). The SCKT signal can be an output if the transmit<br>section is programmed as a master or a Schmitt-trigger input if the<br>transmit section is programmed as a slave. When the SCKT is an<br>output, it provides an internally generated SAI transmit clock to external<br>circuitry. When the SCKT is an input, it allows external circuitry to clock<br>data out of the SAI.<br>SCKT is tri-stated if all transmitters are disabled (personal reset), during |
|                    |                                                          | hardware reset, software reset, or while the chip is in the stop state. No external pull-up is necessary.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Input or<br>Output | Tri-stated                                               | Transmit Word Select—WST is an output if the transmit section is<br>programmed as a master and a Schmitt-trigger input if programmed as<br>a slave. WST is used to synchronize the data word and select the left/<br>right portion of the data sample.<br>WST is tri-stated if all transmitters are disabled (personal reset), during<br>hardware or software reset, or while the chip is in the stop state. No<br>external pull-up is necessary.                                                                                                            |
|                    | Type<br>Output<br>Output<br>Output<br>Input or<br>Output | Signal<br>Typeduring<br>ResetOutputDriven highOutputDriven highOutputDriven highOutputDriven highInput or<br>OutputTri-statedInput or<br>OutputTri-stated                                                                                                                                                                                                                                                                                                                                                                                                    |



### 3.1.8 General Purpose Input/Output (GPIO)

Table 3-10. General Purpose I/O (GPIO) Signals

| Signal<br>Name  | Signal Type                                    | State during<br>Reset      | Signal Description                                                                                                                                                                                                                                                                                                      |
|-----------------|------------------------------------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPIO0–<br>GPIO7 | Input or<br>Output (standard or<br>open-drain) | Disconnected<br>internally | <ul> <li>General Purpose Input/Output—These signals are used for control and handshake functions between the DSP and external circuitry. Each GPIO signal may be individually programmed to be one of four states:</li> <li>Not connected</li> <li>Input</li> <li>Standard output</li> <li>Open-drain output</li> </ul> |

### 3.1.9 Digital Audio Interface (DAX)

#### Table 3-11. Digital Audio Interface (DAX) Signals

| Signal Name | Туре   | State During<br>Reset  | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------|--------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADO         | Output | Output, driven<br>high | <b>Digital Audio Data Output</b> —This signal is an audio<br>and non-audio output in the form of<br>AES/EBU, CP340, and IEC958 data in a biphase mark<br>format. The signal is driven high when the DAX is<br>disabled and during hardware or software reset.                                                                                                                                                                                                                                               |
| ACI         | Input  | Tri-stated             | <b>Audio Clock Input</b> —This is the DAX clock input. When programmed to use an external clock, this input supplies the DAX clock. The external clock frequency must 256, 384, or 512 times the audio sampling frequency (256 x Fs, 384 x Fs or 512 x Fs, respectively). The ACI signal is high impedance (tristated) only during hardware or software reset. If the DAX is not used, connect the ACI signal to ground through an external pull-down resistor to ensure a stable logic level at the input. |



Signal Groupings

### 3.1.10 OnCE Port

| Table 3-12. | On-Chip Emulation Port (OnCE) Signals |
|-------------|---------------------------------------|
|-------------|---------------------------------------|

| Signal<br>Name | Signal<br>Type | State<br>during<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------------|----------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DSI            | Input          | Low Output               | <b>Debug Serial Input</b> —In debug mode, serial data or commands are<br>provided as inputs to the OnCE controller via the DSI signal. Data is<br>latched on the falling edge of the DSCK serial clock. Data is always<br>shifted into the OnCE serial port most significant bit (MSB) first. When<br>switching from output to input, the signal is tri-stated.<br><b>Chip Status 0</b> —When the chip is not in debug mode, this signal is an                                                                                                                                                                                                                |
| OS0            | Output         |                          | <ul> <li>output that works with the OS1 signal to provide information about the chip status.</li> <li>Note: If the OnCE interface is in use, an external pull-down resistor should be attached to this pin. If the OnCE interface is not in use, the resistor is not required.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                     |
| DSCK           | Input          | Low Output               | <b>Debug Serial Clock</b> —The DSCK signal is used in debug mode and<br>supplies the serial input clock to the OnCE module to shift data into and<br>out of the OnCE serial port. (Data is clocked into the OnCE port on the<br>falling edge and is clocked out of the OnCE serial port on the rising<br>edge.) The debug serial clock frequency must be no greater than 1/8 of<br>the processor clock frequency. When switching from input to output, the<br>signal is tri-stated.                                                                                                                                                                           |
| OS1            | Output         |                          | <b>Chip Status 1</b> —When the chip is not in debug mode, this signal is an output that works with the OS0 signal to provide information about the chip status.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                |                |                          | Note: If the OnCE interface is in use, an external pull-down resistor should be attached to this pin. If the OnCE interface is not in use, the resistor is not required.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| DSO            | Output         | Pulled high              | <b>Debug Serial Output</b> —Data contained in one of the OnCE controller registers is provided through the DSO output signal, as specified by the last command received from the external command controller. Data is always shifted out of the OnCE serial port MSB first. Data is clocked out of the OnCE serial port on the rising edge of DSCK.                                                                                                                                                                                                                                                                                                           |
|                |                |                          | The DSO signal also provides acknowledge pulses to the external command controller. When the chip enters the debug mode, the DSO signal will be pulsed low to indicate (acknowledge) that the OnCE is waiting for commands. After the OnCE receives a read command, the DSO signal is pulsed low to indicate that the requested data is available and the OnCE serial port is ready to receive clocks in order to deliver the data. After the OnCE receives a write command, the DSO signal is pulsed low to indicate that the OnCE serial port is ready to receive the data to be written; after the data is written, another acknowledge pulse is provided. |



| Signal<br>Name | Signal<br>Type | State<br>during<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------------|----------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DR             | Input          | Input                    | Debug RequestA debug request (DR) input from an external<br>command controller allows the user to enter the debug mode of<br>operation. When DR is asserted, it causes the DSP to finish the current<br>instruction being executed, save the instruction pipeline information,<br>enter the De;bug mode, and wait for commands to be entered from the<br>DSI line. While in debug mode, the DR signal lets the user reset the<br>OnCE controller by asserting it and deasserting it after receiving an<br>acknowledge signal.Note: It may be necessary to reset the OnCE controller in cases where<br>synchronization between the OnCE controller and external circuitry is<br>lost.DR must be deasserted after the OnCE responds with an acknowledge<br>on the DSO signal and before sending the first OnCE command.<br>Asserting DR causes the chip to exit the stop or wait state. Having DR<br>asserted during the deassertion of RESET causes the DSP to enter<br> |

| Table 3-12. | On-Chip Emulation Port (OnCE) Signals (Continued) | ) |
|-------------|---------------------------------------------------|---|
|-------------|---------------------------------------------------|---|



### Freescale Semiconductor, Inc.



## Part 4 Specifications

## 4.1 Introduction

The DSP56012 is fabricated in high density CMOS with transistor-transistor logic (TTL) compatible inputs and outputs. The DSP56012 specifications are preliminary and are from design simulations. They may not be fully tested or guaranteed at this early stage of the product life cycle. For design convenience, timings for 81 MHz and 95 MHz operation are included. Finalized specifications will be published after full characterization and device qualifications are complete.

## 4.2 Maximum Ratings

#### Warning:

This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, normal precautions should be taken to avoid exceeding maximum voltage ratings. Reliability is enhanced if unused inputs are tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ).

**Note:** In the calculation of timing requirements, adding a maximum value of one specification to a minimum value of another specification does not yield a reasonable sum. A maximum specification is calculated using a worst case variation of process parameter values in one direction. The minimum specification is calculated using the worst case for the same parameters in the opposite direction. Therefore, a "maximum" value for a specification will never occur in the same device that has a "minimum" value for another specification; adding a maximum to a minimum represents a condition that can never exist.

| Rating <sup>1</sup>                                | Symbol Value <sup>1, 2</sup> |                                    | Unit |
|----------------------------------------------------|------------------------------|------------------------------------|------|
| Supply Voltage                                     | V <sub>CC</sub>              | -0.3 to +7.0                       | V    |
| All input voltages                                 | V <sub>IN</sub>              | GND - 0.5 to V <sub>CC</sub> + 0.5 | V    |
| Current drain per pin excluding $V_{CC}$ and $GND$ | I                            | 10                                 | mA   |
| Operating temperature range                        | TJ                           | –0 to +90                          | °C   |
| Storage temperature                                | T <sub>STG</sub>             | -55 to +125                        | °C   |

| Table 4-1. | Maximum | Ratings |
|------------|---------|---------|
|------------|---------|---------|

1. GND = 0 V,  $V_{CC}$  = 5.0 V ± 5%,  $T_{J}$  = - 0°C to +90°C, CL = 50 pF + 2 TTL Loads

2. Absolute maximum ratings are stress ratings only, and functional operation at the maximum is not guaranteed. Stress beyond the maximum rating may affect device reliability or cause permanent damage to the device.



reescale Semiconductor, Inc.

**Thermal Characteristics** 

# 4.3 Thermal Characteristics

| Table 4-2. Th | ermal Characteristics |
|---------------|-----------------------|
|---------------|-----------------------|

| Characteristic                                      | Symbol                           | TQFP Value | Unit |
|-----------------------------------------------------|----------------------------------|------------|------|
| Junction-to-ambient thermal resistance <sup>1</sup> | $R_{\theta JA}$ or $\theta_{JA}$ | 47         | °C/W |
| Junction-to-case thermal resistance <sup>2</sup>    | $R_{\theta JC}$ or $\theta_{JC}$ | 5.8        | °C/W |
| Thermal characterization parameter                  | Ψ <sub>JT</sub>                  | 1.6        | °C/W |

1. Junction-to-ambient thermal resistance is based on measurements on a horizontal-single-sided printed circuit board per SEMI G38-87 in natural convection.(SEMI is Semiconductor Equipment and Materials International, 805 East Middlefield Rd., Mountain View, CA 94043, (415) 964-5111) Measurements were done with parts mounted on thermal test boards conforming to specification EIA/JESD51-3.

2. Junction-to-case thermal resistance is based on measurements using a cold plate per SEMI G30-88, with the exception that the cold plate temperature is used for the case temperature.

# 4.4 DC Electrical Characteristics

| Characteristics                                                                                                                                      | Symbol                                                                                          | Min                                               | Тур              | Мах                                                                      | Unit                  |
|------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------|------------------|--------------------------------------------------------------------------|-----------------------|
|                                                                                                                                                      | -                                                                                               |                                                   |                  |                                                                          |                       |
| Supply voltage                                                                                                                                       | V <sub>CC</sub>                                                                                 | 4.75                                              | 5.0              | 5.25                                                                     | V                     |
| Input high voltage <ul> <li>EXTAL</li> <li>RESET</li> <li>MODA, MODB, MODC</li> <li>ACI, SHI <sup>inputs1</sup></li> <li>All other inputs</li> </ul> | V <sub>IHC</sub><br>V <sub>IHR</sub><br>V <sub>IHM</sub><br>V <sub>IHS</sub><br>V <sub>IH</sub> | 4.0<br>2.5<br>3.5<br>0.7 × V <sub>CC</sub><br>2.0 |                  | V <sub>CC</sub><br>V <sub>CC</sub><br>V <sub>CC</sub><br>V <sub>CC</sub> | V<br>V<br>V<br>V<br>V |
| Input low voltage<br>• EXTAL<br>• MODA, MODB, MODC<br>• ACI, SHI inputs <sup>1</sup><br>• All other inputs                                           | V <sub>ILC</sub><br>V <sub>ILM</sub><br>V <sub>ILS</sub><br>V <sub>IL</sub>                     | -0.5<br>-0.5<br>-0.5<br>-0.5                      | <br><br>         | 0.6<br>2.0<br>0.3 × V <sub>CC</sub><br>0.8                               | V<br>V<br>V<br>V      |
| <ul> <li>Input leakage current</li> <li>EXTAL, RESET, MODA, MODB, MODC,<br/>DR</li> <li>Other Input Pins (@ 2.4 V/0.4 V)</li> </ul>                  | I <sub>IN</sub>                                                                                 | -1<br>-10                                         | _                | 1                                                                        | μA<br>μA              |
| High impedance (off-state) input current (@<br>2.4 V / 0.4 V)                                                                                        | I <sub>TSI</sub>                                                                                | -10                                               |                  | 10                                                                       | μΑ                    |
| Output high voltage (I <sub>OH</sub> = -0.4 mA)                                                                                                      | V <sub>OH</sub>                                                                                 | 2.4                                               | —                |                                                                          | V                     |
| Output low voltage ( $I_{OL}$ = 3.2 mA)<br>SCK/SCL $I_{OL}$ = 6.7 mA<br>MISO/SDA $I_{OL}$ = 6.7 mA<br>HOREQ $I_{OL}$ = 6.7 mA                        | V <sub>OL</sub>                                                                                 |                                                   | _                | 0.4                                                                      | V                     |
| Internal Supply Current @ 95 MHz <ul> <li>Normal mode<sup>2</sup></li> <li>Wait mode</li> <li>Stop mode<sup>3</sup></li> </ul>                       | I <sub>CCI</sub><br>I <sub>CCW</sub><br>I <sub>CCS</sub>                                        | _<br>_<br>_                                       | 140<br>22<br>1.5 | 150<br>30<br>5                                                           | mA<br>mA<br>mA        |

#### Table 4-3. DC Electrical Characteristics



| Characteristics                | Symbol          | Min | Тур | Max | Unit |
|--------------------------------|-----------------|-----|-----|-----|------|
| PLL supply current @ 95 MHz    |                 |     | 1.2 | 2.0 | mA   |
| Input capacitance <sup>4</sup> | C <sub>IN</sub> | —   | 10  | —   | pF   |

1. The SHI inputs are MOSI/HA0, SS/HA2, MISO/SDA, SCK/SCL, and HREQ.

2. Maximum values can be derived using the methodology described in Section 6, "Design Considerations," on page 6-1. Actual maximums are application dependent and may vary widely.

3. In order to obtain these results, all inputs must be terminated (i.e., not allowed to float). PLL signals are disabled during stop state.

4. Periodically sampled and not 100% tested

# 4.5 AC Electrical Characteristics

The timing waveforms in the AC Electrical Characteristics are tested with a  $V_{IL}$  maximum of 0.5 V and a  $V_{IH}$  minimum of 2.4 V for all inputs, except EXTAL, RESET, MODA, MODB, MODC, ACI, and SHI inputs (MOSI/HA0,  $\overline{SS}$ /HA2, MISO/SDA, SCK/SCL,  $\overline{HREQ}$ ). These inputs are tested using the input levels set forth in the DC Electrical Characteristics. AC timing specifications that are referenced to a device input signal are measured in production with respect to the 50% point of the respective input signal's transition. DSP56012 output levels are measured with the production test machine V<sub>OL</sub> and V<sub>OH</sub> reference levels set at 0.8 V and 2.0 V, respectively.

All output delays are given for a 50 pF load unless otherwise specified. For load capacitance greater than 50 pF, the drive capability of the output pins typically decreases linearly:

- 1. At 1.5 ns per 10 pF of additional capacitance at all output pins except MOSI/HA0, MISO/SDA, SCK/SCL, HREQ
- 2. At 1.0 ns per 10 pF of additional capacitance at output pins MOSI/HA0, MISO/SDA, SCK/SCL, HREQ (in SPI mode only)

# 4.6 Internal Clocks

| Characteristics                                                                                                                                                   | Symbol           | Expre                                                                              | ssion                                                                              |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--|
|                                                                                                                                                                   | Symbol           | Minimum                                                                            | Maximum                                                                            |  |
| Internal operation frequency                                                                                                                                      | F                | 0                                                                                  | 95 MHz                                                                             |  |
| <ul> <li>Internal clock high period</li> <li>with PLL disabled (see Note)</li> <li>with PLL enabled and MF ≤ 4</li> <li>with PLL enabled and MF &gt; 4</li> </ul> | T <sub>H</sub>   | ${ m ET}_{ m Hminimum}$ 0.48 $	imes$ T <sub>C</sub> 0.467 $	imes$ T <sub>C</sub>   | ${ m ET}_{ m Hmaximum}$ 0.52 $	imes$ T <sub>C</sub> 0.533 $	imes$ T <sub>C</sub>   |  |
| <ul> <li>Internal clock low period</li> <li>with PLL disabled (see Note)</li> <li>with PLL enabled and MF ≤ 4</li> <li>with PLL enabled and MF &gt; 4</li> </ul>  | TL               | ${\sf ET}_{\sf Lminimum}$ 0.48 $	imes$ T <sub>C</sub> 0.467 $	imes$ T <sub>C</sub> | ${\sf ET}_{\sf Lmaximum}$ $0.52	imes {\sf T}_{\sf C}$ $0.533	imes {\sf T}_{\sf C}$ |  |
| Internal clock cycle time                                                                                                                                         | T <sub>C</sub>   | (DF × ET <sub>C</sub> )/MF                                                         |                                                                                    |  |
| Instruction cycle time                                                                                                                                            | I <sub>CYC</sub> | $2 \times T_{C}$                                                                   |                                                                                    |  |

Table 4-4. Internal Clocks

Note: See **Table 4-5.** for External Clock (ET) specifications.



# 4.7 External Clock Operation

The DSP56012 system clock is externally supplied via the EXTAL pin. Timings shown in this document are valid for clock rise and fall times of 3 ns maximum. The 81 MHz speed allows the DSP56012 to take advantage of the 27 MHz system clock in DVD applications.

| No. | Characteristics                                                       | Sum              | 81 MHz       |             | 95 MHz       |             | Unit     |
|-----|-----------------------------------------------------------------------|------------------|--------------|-------------|--------------|-------------|----------|
| NO. |                                                                       | Sym.             | Min          | Max         | Min          | Max         | Unit     |
|     | Frequency of external clock EXTAL                                     | E <sub>F</sub>   | 0            | 81          | 0            | 95          | MHz      |
| 1   | External clock input high—EXTAL <ul> <li>With PLL disabled</li> </ul> | ETH              |              |             |              |             |          |
|     | <ul><li>(46.7%–53.3% duty cycle)</li><li>With PLL enabled</li></ul>   |                  | 5.8          | ∞           | 4.9          | ∞           | ns       |
|     | (42.5%–57.5% duty cycle)                                              |                  | 5.2          | 235500      | 4.5          | 235500      | ns       |
| 2   | External clock input low—EXTAL <ul> <li>With PLL disabled</li> </ul>  | ETL              |              |             |              |             |          |
|     | (46.7%–53.3% duty cycle) <ul> <li>With PLL enabled</li> </ul>         |                  | 5.8          | ∞           | 4.9          | ∞           | ns       |
|     | (42.5%–57.5% duty cycle)                                              |                  | 5.2          | 235500      | 4.5          | 235500      | ns       |
| 3   | External clock cycle time                                             | ET <sub>C</sub>  | 10.0         |             | 10.5         |             |          |
|     | <ul><li>With PLL disabled</li><li>With PLL enabled</li></ul>          |                  | 12.3<br>12.3 | ∞<br>409600 | 10.5<br>10.5 | ∞<br>409600 | ns<br>ns |
| 4   | Instruction cycle time = $I_{CYC} = 2 \times T_C$                     | I <sub>CYC</sub> | 04.7         |             | 01.0         |             |          |
|     | With PLL disabled<br>With PLL enabled                                 |                  | 24.7<br>24.7 | 819200      | 21.0<br>21.0 | ∞<br>819200 | ns<br>ns |

Note: EXTAL input high and input low are measured at 50% of the input transition.



Figure 4-1. External Clock Timing



reescale Semiconductor, Inc.

# 4.8 Phase-Locked Loop (PLL) Characteristics

| Characteristics                                 | Expression                                     | Min                  | Мах                  | Unit     |
|-------------------------------------------------|------------------------------------------------|----------------------|----------------------|----------|
| VCO frequency when PLL enabled                  | $MF \times E_F$                                | 10                   | f                    | MHz      |
| PLL external capacitor (PCAP pin to $V_{CCP}$ ) | MF × C <sub>PCAP</sub><br>@ MF ≤ 4<br>@ MF > 4 | MF × 340<br>MF × 380 | MF × 480<br>MF × 970 | pF<br>pF |

 Table 4-6.
 Phase-Locked Loop (PLL) Characteristics

Note: Cpcap is the value of the PLL capacitor (connected between PCAP pin and V<sub>CCP</sub>) for MF = 1. The recommended value for Cpcap is 400 pF for MF  $\leq$  4 and 540 pF for MF > 4.

The maximum VCO frequency is limited to the internal operation frequency defined in **Table 4-4.** on page -3.

# 4.9 RESET, Stop, Mode Select, and Interrupt Timing

| No. | Characteristics                                                                                                                                                                                                             | All Fre                                                                      | All Frequencies                         |          |  |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------|----------|--|
| NO. | Characteristics                                                                                                                                                                                                             | Min                                                                          | Мах                                     | Unit     |  |
| 10  | <ul> <li>Minimum RESET assertion width:</li> <li>PLL disabled</li> <li>PLL enabled<sup>1</sup></li> </ul>                                                                                                                   | 25 × T <sub>C</sub><br>2500 × ET <sub>C</sub>                                | —                                       | ns<br>ns |  |
| 14  | Mode select setup time                                                                                                                                                                                                      | 21                                                                           | —                                       | ns       |  |
| 15  | Mode select hold time                                                                                                                                                                                                       | 0                                                                            | _                                       | ns       |  |
| 16  | Minimum edge-triggered interrupt request assertion width                                                                                                                                                                    | 13                                                                           | —                                       | ns       |  |
| 16a | Minimum edge-triggered interrupt request deassertation width                                                                                                                                                                | 13                                                                           | _                                       | ns       |  |
| 18  | <ul> <li>Delay from IRQA, IRQB, NMI assertion to GPIO valid caused<br/>by first interrupt instruction execution</li> <li>GPIO0–GPIO7</li> <li>PB0–PB14</li> </ul>                                                           | 12 × T <sub>C</sub> + T <sub>H</sub><br>11 × T <sub>C</sub> + T <sub>H</sub> |                                         | ns<br>ns |  |
| 22  | <ul> <li>Delay from General Purpose Output valid to interrupt request deassertion for level sensitive fast interrupts— if second interrupt instruction is:<sup>2</sup></li> <li>Single cycle</li> <li>Two cycles</li> </ul> | _                                                                            | $T_L - 31$<br>(2 × $T_C$ ) + $T_L - 31$ | ns<br>ns |  |
| 25  | Duration of IRQA assertion for recovery from stop state                                                                                                                                                                     | 12                                                                           | _                                       | ns       |  |
| 27  | <ul> <li>Duration for level-sensitive IRQA assertion to ensure interrupt service (when exiting stop mode)</li> <li>Stable external clock, OMR Bit 6 = 1</li> <li>Stable external clock, PCTL Bit 17 = 1</li> </ul>          | 6 × T <sub>C</sub> + T <sub>L</sub><br>12                                    |                                         | ns<br>ns |  |

Table 4-7. Reset, Stop, Mode Select, and Interrupt Timing



reescale Semiconductor, Inc.



| No.                                                                                                                 | Characteristics | All Fre | Unit |      |  |
|---------------------------------------------------------------------------------------------------------------------|-----------------|---------|------|------|--|
|                                                                                                                     |                 | Min     | Мах  | onic |  |
| 1. This timing requirement is sensitive to the guality of the external PLL capacitor connected to the PCAP pin. For |                 |         |      |      |  |

capacitor values *less than or equal to* 2 nF, asserting RESET according to this timing requirement will ensure proper processor initialization for capacitors with a delta C/C *less than* 0.5%. (This is typical for ceramic capacitors.) For capacitor values *greater than* 2 nF, asserting RESET according to this timing requirement will ensure proper processor initialization for capacitors with a delta C/C *less than* 0.01%. (This is typical for Teflon, polystyrene, and polypropylene capacitors.) However, capacitors with values *greater than* 2 nF with a delta C/ *C greater than* 0.01% may require longer RESET assertion to ensure proper initialization.

2. When using fast interrupts with IRQA and IRQB defined as level-sensitive, timing 22 applies to prevent multiple interrupt service. To avoid these timing restrictions, negative-edge-triggered configuration is recommended when using fast interrupts. Long interrupts are recommended when using level-sensitive configuration.



AA0253











Figure 4-6. Recovery from Stop State Using IRQA



Figure 4-7. Recovery from Stop State Using IRQA Interrupt Service

# 4.10 Host Interface (HI) Timing

**Note:** Active low lines should be "pulled up" in a manner consistent with the AC and DC specifications.

| Num | Characteristics                                                                                                                                                                   | Min                                                                                              | Max  | Unit                 |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------|----------------------|
| 31  | HEN/HACK assertion width <sup>1</sup><br>• CVR, ICR, ISR, RXL read<br>• IVR, RXH/M read<br>• Write                                                                                | T <sub>C</sub> + 31<br>26<br>13                                                                  |      | ns                   |
| 32  | <ul> <li>HEN/HACK deassertion width<sup>1</sup></li> <li>After TXL writes<sup>2</sup></li> <li>After RXL reads<sup>3</sup></li> <li>Between two CVR, ICR, or ISR reads</li> </ul> | $13 \\ 2 \times T_{C} + 31 \\ 2 \times T_{C} + 31 \\ 2 \times T_{C} + 31 \\ 2 \times T_{C} + 31$ | <br> | ns<br>ns<br>ns<br>ns |
| 33  | Host data input setup time before HEN/HACK deassertion                                                                                                                            | 4                                                                                                |      | ns                   |



Host Interface (HI) Timing

| Num | Characteristics                                                                                                                                         | Min                                         | Мах | Unit           |  |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|-----|----------------|--|
| 34  | Host data input hold time after HEN/HACK deassertion                                                                                                    | 3                                           |     | ns             |  |
| 35  | HEN/HACK assertion to output data active from high impedance                                                                                            | 0                                           | _   | ns             |  |
| 36  | HEN/HACK assertion to output data valid                                                                                                                 | _                                           | 26  | ns             |  |
| 37  | HEN/HACK deassertion to output data high impedance <sup>4</sup>                                                                                         | _                                           | 18  | ns             |  |
| 38  | Output data hold time after HEN/HACK deassertion <sup>5</sup>                                                                                           | 2.5                                         |     | ns             |  |
| 39  | $HR/\overline{W}$ low setup time before $\overline{HEN}$ assertion                                                                                      | 0                                           |     | ns             |  |
| 40  | $HR/\overline{W}$ low hold time after $\overline{HEN}$ deassertion                                                                                      | 3                                           |     | ns             |  |
| 41  | $HR/W$ high setup time to $\overline{HEN}$ assertion                                                                                                    | 0                                           |     | ns             |  |
| 42  | HR/W high hold time after HEN/HACK deassertion                                                                                                          | 3                                           |     | ns             |  |
| 43  | HOA0–HOA2 setup time before HEN assertion                                                                                                               | 0                                           |     | ns             |  |
| 44  | HOA0–HOA2 hold time after HEN deassertion                                                                                                               | 3                                           |     | ns             |  |
| 45  | DMA HACK assertion to HOREQ deassertion <sup>6</sup>                                                                                                    | 3                                           | 45  | ns             |  |
| 46  | <ul> <li>DMA HACK deassertion to HOREQ assertion<sup>4,6</sup></li> <li>For DMA RXL read</li> <li>For DMA TXL write</li> <li>All other cases</li> </ul> | $T_{L} + T_{C} + T_{H}$ $T_{L} + T_{C}$ $0$ |     | ns<br>ns<br>ns |  |
| 47  | Delay from $\overline{\text{HEN}}$ deassertion to $\overline{\text{HOREQ}}$ assertion for RXL read $^{4,6}$                                             | $T_L + T_C + T_H$                           | _   | ns             |  |
| 48  | Delay from $\overline{\text{HEN}}$ deassertion to $\overline{\text{HOREQ}}$ assertion for TXL write <sup>4,6</sup>                                      | T <sub>L</sub> + T <sub>C</sub>             | _   | ns             |  |
| 49  | Delay from $\overline{\text{HEN}}$ assertion to $\overline{\text{HOREQ}}$ deassertion for RXL read, TXL write $^{4,6}$                                  | 3                                           | 58  | ns             |  |

| Table 4-8. | Host I/O | Timing (All | <b>Frequencies</b> ) | (Continued) |
|------------|----------|-------------|----------------------|-------------|
|------------|----------|-------------|----------------------|-------------|

1. See Section 6.5, "Host Port Considerations," on page 6-5.

2. This timing is applicable only if a write to the TXL is followed by writing the TXL, TXM, or TXH registers without first polling the TXDE or HOREQ flags, or waiting for HOREQ to be asserted.

3. This timing is applicable only if a read from the RXL is followed by reading the RXL, RXM or RXH registers without first polling the RXDF or HOREQ flags, or waiting for HOREQ to be asserted.

4. Specifications are periodically sampled and not 100% tested.

5. May decrease to 0 ns for future versions

6. HOREQ is pulled up by a 1 k $\Omega$  resistor.





Figure 4-8. Host Interrupt Vector Register (IVR) Read



Figure 4-9. Host Read Cycle (Non-DMA Mode)



Host Interface (HI) Timing



Figure 4-10. Host Write Cycle (Non-DMA Mode)



Figure 4-11. Host DMA Read Cycle





Figure 4-12. Host DMA Write Cycle



Serial Audio Interface (SAI) Timing)

# 4.11 Serial Audio Interface (SAI) Timing)

| Table 4-9. | Serial Audio Interface (SAI) Timing |
|------------|-------------------------------------|
|------------|-------------------------------------|

| No. | Characteristics                                               | Mode Expression    | 81 MHz                       |      | 95 MHz |      | Unit  |      |
|-----|---------------------------------------------------------------|--------------------|------------------------------|------|--------|------|-------|------|
|     |                                                               |                    | Expression                   | Min  | Max    | Min  | Max   | Onit |
| 111 | Minimum Serial Clock cycle =<br>T <sub>SAICC</sub> (min)      | Master             | $4 \times T_{C}$             | 49.4 |        | 42   | _     | ns   |
|     |                                                               | Slave              | $3 	imes T_{C}$ + 5          | 42   | —      | 36.5 | —     | ns   |
| 112 | Serial clock high period                                      | Master             | 0.5 × T <sub>SAICC</sub> – 8 | 16.7 | —      | 13   | -     | ns   |
|     |                                                               | Slave              | $0.35 	imes T_{SAICC}$       | 14.7 | —      | 12.8 | -     | ns   |
| 113 | Serial clock low period                                       | Master             | 0.5 × T <sub>SAICC</sub> – 8 | 16.7 |        | 13   | —     | ns   |
|     |                                                               | Slave              | $0.35 	imes T_{SAICC}$       | 14.7 |        | 12.8 | —     | ns   |
| 114 | Serial clock rise/fall time                                   | Master             | 8                            | —    | 8      | —    | 8     | ns   |
|     |                                                               | Slave              | $0.15 	imes T_{SAICC}$       | —    | 6.3    | _    | 5.5   | ns   |
| 115 | Data input valid to SCKR edge (data input setup time)         | Master             | 26                           | 26   | —      | 26   | —     | ns   |
|     |                                                               | Slave              | 4                            | 4    | —      | 4    | _     | ns   |
| 116 | SCKR edge to data input not valid (data input hold time)      | Master             | 0                            | 0    | —      | 0    | —     | ns   |
|     |                                                               | Slave              | 14                           | 14   | —      | 14   | —     | ns   |
| 117 | SCKR edge to word select output valid (WSR out delay time)    | Master             | 20                           | _    | 20     |      | 20    | ns   |
| 118 | Word select input valid to SCKR<br>edge (WSR in setup time)   | Slave              | 12                           | 12   |        | 12   | —     | ns   |
| 119 | SCKR edge to word select input not valid (WSR in hold time)   | Slave              | 12                           | 12   |        | 12   | _     | ns   |
| 121 | SCKT edge to data output valid (data out delay time)          | Master             | 13                           | _    | 13     | —    | 13    | ns   |
|     |                                                               | Slave <sup>1</sup> | 40                           | _    | 40     | —    | 40    | ns   |
|     |                                                               | Slave <sup>2</sup> | T <sub>H</sub> + 34          | —    | 40.2   | —    | 39.25 | ns   |
| 122 | SCKT edge to word select output valid (WST output delay time) | Master             | 19                           | -    | 19     | _    | 19    | ns   |
| 123 | Word select input valid to SCKT edge (WST in setup time)      | Slave              | 12                           | 12   | -      | 12   | —     | ns   |
| 124 | SCKT edge to word select input not valid (WST in hold time)   | Slave              | 12                           | 12   | _      | 12   | _     | ns   |

1. When the frequency ratio between parallel and serial clocks is 1:4 or greater

2. When the frequency ratio between parallel and serial clocks is 1:3-1:4





Figure 4-13. SAI Receiver Timing



Serial Audio Interface (SAI) Timing)



Figure 4-14. SAI Transmitter Timing



# 4.12 Serial Host Interface (SHI) SPI Protocol Timing

| No. | Characteristics                                                                  | Mada   | Filter                     | Expression                            | 81 I         | MHz            | 95 MHz       |                | Unit           |
|-----|----------------------------------------------------------------------------------|--------|----------------------------|---------------------------------------|--------------|----------------|--------------|----------------|----------------|
| NO. | Characteristics                                                                  | Mode   | Mode                       | Expression                            | Min          | Max            | Min          | Max            | Uni            |
|     | Tolerable spike width on<br>clock or data input                                  |        | Bypassed<br>Narrow<br>Wide | _                                     |              | 0<br>20<br>100 |              | 0<br>20<br>100 | ns<br>ns<br>ns |
| 141 | Minimum serial clock cycle<br>= t <sub>SPICC</sub> (min)<br>• Frequency below 33 | Master | Bypassed                   | $4 \times T_{C}$                      |              |                |              |                | ns             |
|     | MHz <sup>1</sup> <ul> <li>Frequency above 33</li> </ul>                          | Master | Bypassed                   |                                       | 74.1         |                | 63           |                | ns             |
|     | MHz <sup>1</sup>                                                                 | Master |                            | $6 \times T_{C}$                      |              |                |              |                |                |
|     |                                                                                  |        | Narrow<br>Wide             | 1000<br>2000                          | 1000<br>2000 |                | 1000<br>2000 |                | ns             |
|     | CPHA = 0, CPHA = 1 <sup>2</sup>                                                  | Slave  | Bypassed                   |                                       | 37           |                | 31.5         |                | ns<br>ns       |
|     | $CPHA = 0, CPHA = 1^{-1}$                                                        | Olave  | Narrow                     | $3 \times T_{C}$                      |              |                |              |                |                |
|     |                                                                                  |        |                            | 3 × T <sub>C</sub> + 25               | 62           |                | 56.5         |                | ns             |
|     |                                                                                  |        | Wide                       | 3 × T <sub>C</sub> + 85               | 122          | _              | 116.5        | _              | ns             |
|     | CPHA = 1                                                                         | Slave  | Bypassed                   | 3 × T <sub>C</sub> + 79               | 116          |                | 110.5        | —              | ns             |
|     |                                                                                  |        | Narrow                     | 3 × T <sub>C</sub> + 431              | 468          | —              | 462.5        | —              | ns             |
|     |                                                                                  |        | Wide                       | 3 × T <sub>C</sub> + 1022             | 1059         | —              | 1053.<br>5   | —              | ns             |
| 142 | Serial Clock high period                                                         | Master |                            | $0.5 	imes T_{ m SPICC}$ –10          | 27.0         |                | 21.5         | —              | ns             |
|     | $CPHA = 0, CPHA = 1^2$                                                           | Slave  | Bypassed                   | T <sub>C</sub> + 8                    | 20.3         | —              | 18.5         | —              | ns             |
|     |                                                                                  |        | Narrow                     | T <sub>C</sub> + 31                   | 43.3         | —              | 41.5         | _              | ns             |
|     |                                                                                  |        | Wide                       | T <sub>C</sub> + 43                   | 55.3         | —              | 53.5         | —              | ns             |
|     | CPHA = 1                                                                         | Slave  | Bypassed                   | T <sub>C</sub> + T <sub>H</sub> + 40  | 58.5         |                | 55.75        | _              | ns             |
|     |                                                                                  |        | Narrow                     | T <sub>C</sub> + T <sub>H</sub> + 216 | 235          |                | 231.7<br>5   |                | ns             |
|     |                                                                                  |        | Wide                       | T <sub>C</sub> + T <sub>H</sub> + 511 | 536          | —              | 526.7<br>5   | —              | ns             |
| 143 | Serial Clock low period                                                          | Master | _                          | $0.5 	imes T_{SPICC} - 10$            | 27.0         | —              | 21.5         | —              | ns             |
|     | $CPHA = 0, CPHA = 1^2$                                                           | Slave  | Bypassed                   | T <sub>C</sub> + 8                    | 20.3         |                | 18.5         | —              | ns             |
|     |                                                                                  |        | Narrow                     | T <sub>C</sub> + 31                   | 43.3         |                | 41.5         |                | ns             |
|     |                                                                                  |        | Wide                       | T <sub>C</sub> + 43                   | 55.3         |                | 53.5         | _              | ns             |
|     | CPHA = 1                                                                         | Slave  | Bypassed                   | T <sub>C</sub> + T <sub>H</sub> + 40  | 58.5         |                | 55.75        | _              | ns             |
|     |                                                                                  |        | Narrow                     | T <sub>C</sub> + T <sub>H</sub> + 216 | 235          | -              | 231.7<br>5   | —              | ns             |
|     |                                                                                  |        | Wide                       | T <sub>C</sub> + T <sub>H</sub> + 511 | 536          | -              | 526.7<br>5   | —              | ns             |
| 144 | Serial Clock rise/fall time                                                      | Master |                            | 10                                    | _            | 10             | —            | 10             | ns             |
|     |                                                                                  | Slave  | —                          | 2000                                  | _            | 2000           | —            | 2000           | ns             |

| Table 4-10. | Serial Host Interface (SHI) SPI Protocol Timing |
|-------------|-------------------------------------------------|
|-------------|-------------------------------------------------|



Serial Host Interface (SHI) SPI Protocol Timing

|     |                                                    |        | `        |                                      | -    | -   | -     |     |      |
|-----|----------------------------------------------------|--------|----------|--------------------------------------|------|-----|-------|-----|------|
| No. | Characteristics                                    | Mode   | Filter   | Expression                           | 81   | MHz | 95 N  | ИНz | Unit |
|     |                                                    | meae   | Mode     |                                      | Min  | Max | Min   | Max | •    |
| 146 | SS assertion to first SCK                          | Slave  | Bypassed | T <sub>C</sub> + T <sub>H</sub> + 35 | 53.5 |     | 50.75 |     | ns   |
|     | edge<br>CPHA = 0                                   |        | Narrow   | T <sub>C</sub> + T <sub>H</sub> + 35 | 53.5 |     | 50.75 |     | ns   |
|     |                                                    |        | Wide     | T <sub>C</sub> + T <sub>H</sub> + 35 | 53.5 |     | 50.75 |     | ns   |
|     | CPHA = 1                                           | Slave  | Bypassed | 6                                    | 6    |     | 6     |     | ns   |
|     |                                                    |        | Narrow   | 0                                    | 0    |     | 0     |     | ns   |
|     |                                                    |        | Wide     | 0                                    | 0    | —   | 0     |     | ns   |
| 147 | Last SCK edge to SS not                            | Slave  | Bypassed | T <sub>C</sub> + 6                   | 18.3 |     | 16.5  |     | ns   |
|     | asserted<br>CPHA = 0                               |        | Narrow   | T <sub>C</sub> + 70                  | 82.4 | —   | 80.5  |     | ns   |
|     |                                                    |        | Wide     | T <sub>C</sub> + 197                 | 209  |     | 207.5 |     | ns   |
|     | CPHA = 1 <sup>3</sup>                              | Slave  | Bypassed | 2                                    | 2    |     | 2     |     | ns   |
|     |                                                    |        | Narrow   | 66                                   | 66   |     | 66    |     | ns   |
|     |                                                    |        | Wide     | 193                                  | 193  |     | 193   |     | ns   |
| 148 | Data input valid to SCK                            | Master | Bypassed | 0                                    | 0    |     | 0     |     | ns   |
|     | edge (data input setup<br>time)                    |        | Narrow   | MAX {(37 –T <sub>C</sub> ),<br>0}    | 25   | —   | 26.5  | _   | ns   |
|     |                                                    |        | Wide     | MAX {(52 –T <sub>C</sub> ),<br>0}    | 40   |     | 41.5  |     | ns   |
|     |                                                    | Slave  | Bypassed | 0                                    | 0    | _   | 0     |     | ns   |
|     |                                                    |        | Narrow   | MAX {(38 –T <sub>C</sub> ),<br>0}    | 26   |     | 27.5  |     | ns   |
|     |                                                    |        | Wide     | MAX {(53 –T <sub>C</sub> ),<br>0}    | 41   |     | 42.5  |     | ns   |
| 149 | SCK edge to data input not                         | Master | Bypassed | 2 × T <sub>C</sub> + 17              | 41.7 |     | 38    |     | ns   |
|     | valid<br>(data in hold time)                       |        | Narrow   | 2 × T <sub>C</sub> + 18              | 42.7 |     | 39    | _   | ns   |
|     |                                                    |        | Wide     | 2 × T <sub>C</sub> + 28              | 52.7 | _   | 49    | _   | ns   |
|     |                                                    | Slave  | Bypassed | 2 × T <sub>C</sub> + 17              | 41.7 |     | 38    | —   | ns   |
|     |                                                    |        | Narrow   | 2 × T <sub>C</sub> + 18              | 42.7 |     | 39    | _   | ns   |
|     |                                                    |        | Wide     | 2 × T <sub>C</sub> + 28              | 52.7 |     | 49    |     | ns   |
| 150 | SS assertion to data out active                    | Slave  |          | 4                                    | 4    | —   | 4     |     | ns   |
| 151 | SS deassertion to data tri-<br>stated <sup>4</sup> | Slave  | _        | 24                                   | —    | 24  | -     | 24  | ns   |

#### Table 4-10. Serial Host Interface (SHI) SPI Protocol Timing (Continued)



Serial Host Interface (SHI) SPI Protocol Timing

| No. | Characteristics                                                                            | Mode   | Filter   | Expression                                                                                | 81   | MHz  | lz 95 MHz  |            | Unit |
|-----|--------------------------------------------------------------------------------------------|--------|----------|-------------------------------------------------------------------------------------------|------|------|------------|------------|------|
| NO. | Characteristics                                                                            | wode   | Mode     | Expression                                                                                | Min  | Max  | Min        | Max        | Unit |
| 152 | SCK edge to data out valid                                                                 | Master | Bypassed | 41                                                                                        | _    | 41   | —          | 41         | ns   |
|     | (data out delay time)                                                                      |        | Narrow   | 214                                                                                       | _    | 214  | _          | 214        | ns   |
|     |                                                                                            |        | Wide     | 504                                                                                       | —    | 504  | _          | 504        | ns   |
|     | $CPHA = 0, CPHA = 1^2$                                                                     | Slave  | Bypassed | 41                                                                                        | —    | 41   | _          | 41         | ns   |
|     |                                                                                            |        | Narrow   | 214                                                                                       | —    | 214  | —          | 214        | ns   |
|     |                                                                                            |        | Wide     | 504                                                                                       | —    | 504  | —          | 504        | ns   |
|     | CPHA = 1                                                                                   | Slave  | Bypassed | T <sub>C</sub> + T <sub>H</sub> + 40                                                      | —    | 58.5 | —          | 55.75      | ns   |
|     |                                                                                            |        | Narrow   | T <sub>C</sub> + T <sub>H</sub> + 216                                                     | _    | 235  | -          | 231.7<br>5 | ns   |
|     |                                                                                            |        | Wide     | T <sub>C</sub> + T <sub>H</sub> + 511                                                     | _    | 536  | —          | 536        | ns   |
| 153 | SCK edge to data out not                                                                   | Master | Bypassed | 0                                                                                         | 0    |      | 0          | —          | ns   |
|     | valid (data out hold time)                                                                 |        | Narrow   | 57                                                                                        | 57   |      | 57         | —          | ns   |
|     |                                                                                            |        | Wide     | 163                                                                                       | 163  | —    | 163        | —          | ns   |
|     |                                                                                            | Slave  | Bypassed | 0                                                                                         | 0    | —    | 0          | —          | ns   |
|     |                                                                                            |        | Narrow   | 57                                                                                        | 57   | —    | 57         | —          | ns   |
|     |                                                                                            |        | Wide     | 163                                                                                       | 163  | —    | 163        | —          | ns   |
| 154 | SS assertion to data<br>output valid<br>CPHA = 0                                           | Slave  | _        | T <sub>C</sub> + T <sub>H</sub> + 35                                                      | _    | 53.5 | -          | 50.75      | ns   |
| 157 | First SCK sampling edge                                                                    | Slave  | Bypassed | $3 \times T_{C} + T_{H} + 32$                                                             | _    | 75   | —          | 68.75      | ns   |
|     | to HREQ output deassertation                                                               |        | Narrow   | $3 \times T_{C} + T_{H} +$<br>209                                                         | _    | 252  | -          | 245.7<br>5 | ns   |
|     |                                                                                            |        | Wide     | 3 × T <sub>C</sub> + T <sub>H</sub> +<br>507                                              | _    | 550  | -          | 543.7<br>5 | ns   |
| 158 | Last SCK sampling edge                                                                     | Slave  | Bypassed | $2 \times T_{C} + T_{H} + 6$                                                              | 36.9 |      | 32.25      | —          | ns   |
|     | to HREQ output not<br>deasserted                                                           |        | Narrow   | $2 \times T_{C} + T_{H} + 63$                                                             | 93.9 |      | 89.25      | —          | ns   |
|     | CPHA = 1                                                                                   |        | Wide     | $2 \times T_{C} + T_{H} +$ 169                                                            | 200  | _    | 195.2<br>5 | —          | ns   |
| 159 | SS deassertion to HREQ<br>output not deasserted<br>CPHA = 0                                | Slave  |          | $2 \times T_{C} + T_{H} + 7$                                                              | 37.9 |      | 33.25      |            | ns   |
| 160 | SS deassertion pulse<br>width<br>CPHA = 0                                                  | Slave  |          | T <sub>C</sub> + 4                                                                        | 16.3 |      | 14.5       | —          | ns   |
| 161 | HREQ input assertion to first SCK edge                                                     | Master |          | $\begin{array}{c} 0.5 \times T_{\text{SPICC}} + \\ 2 \times T_{\text{C}} + 6 \end{array}$ | 67.7 | —    | 58.5       | -          | ns   |
| 162 | HREQ input deassertion to<br>last SCK sampling edge<br>(HREQ input setup time)<br>CPHA = 1 | Master | _        | 0                                                                                         | 0    |      | 0          |            | ns   |

#### Table 4-10. Serial Host Interface (SHI) SPI Protocol Timing (Continued)



Serial Host Interface (SHI) SPI Protocol Timing

| No. | Characteristics                                                        | Mode   | Filter | Expression | 81 MHz |     | 95 MHz |     | Unit |
|-----|------------------------------------------------------------------------|--------|--------|------------|--------|-----|--------|-----|------|
|     | Characteriotice                                                        | mode   | Mode   | Mode       | Min    | Max | Min    | Max |      |
| 163 | First SCK edge to HREQ<br>input not asserted (HREQ<br>input hold time) | Master | _      | 0          | 0      |     | 0      |     | ns   |

1. For an internal clock frequency below 33 MHz, the minimum permissible internal clock to SCK frequency ratio is 4:1. For an internal clock frequency above 33 MHz, the minimum permissible internal clock to SCK frequency ratio is 6:1.

2. In CPHA = 1 mode, the SPI slave supports data transfers at  $T_{SPICC} = 3 \times T_C$ , if the user assures that the HTX is written at least  $T_C$  ns before the first edge of SCK of each word. In CPHA = 1 mode, the SPI slave supports data transfers at  $T_{SPICC} = 3 \times T_C$ , if the user assures that the HTX is written at least  $T_C$  ns before the first edge of SCK of each word.

3. When CPHA = 1, the  $\overline{SS}$  line may remain active low between successive transfers.

4. Periodically sampled, not 100% tested



Figure 4-15. SPI Master Timing (CPHA = 0)



Serial Host Interface (SHI) SPI Protocol Timing



Figure 4-16. SPI Master Timing (CPHA = 1)



Serial Host Interface (SHI) SPI Protocol Timing



Figure 4-17. SPI Slave Timing (CPHA = 0)



Serial Host Interface (SHI) I2C Protocol Timing



Figure 4-18. SPI Slave Timing (CPHA = 1)

# 4.13 Serial Host Interface (SHI) I<sup>2</sup>C Protocol Timing

 $R_{\rm P}({\rm min}) = 1.5 \ {\rm k}\Omega$ 

| Table 4-11. | SHI I <sup>2</sup> C Protocol Timing |
|-------------|--------------------------------------|
|-------------|--------------------------------------|

|     | Standard I <sup>2</sup> C<br>(C <sub>L</sub> = 400 pF, R <sub>P</sub> = 2 k $\Omega$ , 100 kHz) |                  |          |          |      |  |  |  |  |  |
|-----|-------------------------------------------------------------------------------------------------|------------------|----------|----------|------|--|--|--|--|--|
| No. | Characteristics                                                                                 | Symbol           | All Free | quencies | Unit |  |  |  |  |  |
| NO. | Characteristics                                                                                 | Symbol           | Min      | Max      |      |  |  |  |  |  |
| —   | Tolerable spike width on SCL or SDA filters bypassed                                            | —                | _        | 0        | ns   |  |  |  |  |  |
|     | Narrow filters enabled                                                                          | —                | _        | 20       | ns   |  |  |  |  |  |
|     | Wide filters enabled                                                                            | —                | _        | 100      | ns   |  |  |  |  |  |
| 171 | Minimum SCL Serial clock cycle                                                                  | T <sub>SCL</sub> | 10.0     | —        | μs   |  |  |  |  |  |
| 172 | Bus free time                                                                                   | T <sub>BUF</sub> | 4.7      | —        | μs   |  |  |  |  |  |

Motorola



Programming the Serial Clock

|     | Standard I <sup>2</sup> C<br>(C <sub>L</sub> = 400 pF,   R <sub>P</sub> = 2 kΩ, 100 kHz) |                     |          |                 |      |  |  |  |  |  |
|-----|------------------------------------------------------------------------------------------|---------------------|----------|-----------------|------|--|--|--|--|--|
| No. | Characteristics                                                                          | Symbol              | All Free | All Frequencies |      |  |  |  |  |  |
| NO. | Characteristics                                                                          | Symbol              | Min      | Max             | Unit |  |  |  |  |  |
| 173 | Start condition setup time                                                               | T <sub>SU;STA</sub> | 4.7      | _               | μs   |  |  |  |  |  |
| 174 | Start condition hold time                                                                | T <sub>HD;STA</sub> | 4.0      | _               | μs   |  |  |  |  |  |
| 175 | SCL low period                                                                           | T <sub>LOW</sub>    | 4.7      | _               | μs   |  |  |  |  |  |
| 176 | SCL high period                                                                          | T <sub>HIGH</sub>   | 4.0      | _               | μs   |  |  |  |  |  |
| 177 | SCL and SDA rise time                                                                    | Τ <sub>R</sub>      | _        | 1.0             | μs   |  |  |  |  |  |
| 178 | SCL and SDA fall time                                                                    | Τ <sub>F</sub>      | _        | 0.3             | μs   |  |  |  |  |  |
| 179 | Data setup time                                                                          | T <sub>SU;DAT</sub> | 250      | _               | ns   |  |  |  |  |  |
| 180 | Data hold time                                                                           | T <sub>HD;DAT</sub> | 0.0      | _               | ns   |  |  |  |  |  |
| 182 | SCL low to data output valid                                                             | T <sub>VD;DAT</sub> |          | 3.4             | μs   |  |  |  |  |  |
| 183 | Stop condition setup time                                                                | T <sub>SU;STO</sub> | 4.0      |                 | μs   |  |  |  |  |  |

| Table 4-11. | SHI I <sup>2</sup> C Protocol Timing |
|-------------|--------------------------------------|
|-------------|--------------------------------------|

## 4.14 Programming the Serial Clock

The programmed serial clock cycle,  $t_{I^2CCP}$ , is specified by the value of the HDM5–HDM0 and HRS bits of the HCKR (SHI clock control register).

The expression for  $t_{I^2CCP}$  is as follows:

 $t_{I^{2}CCP} = [T_{C} \times 2 \times (HDM[5:0] + 1) \times (7 \times (1 - HRS) + 1)]$ 

where

- HRS is the prescaler rate select bit. When HRS is cleared, the fixed divide-by-eight prescaler is operational. When HRS is set, the prescaler is bypassed.
- MDM5–HDM0 are the divider modulus select bits.
- A divide ratio from 1 to 64 (HDM5–HDM0 = 0 to 3F) may be selected.

In I<sup>2</sup>C mode, you may select a value for the programmed serial clock cycle from:

 $6 \times T_{C}$  (if HDM[5:0] = \$02 and HRS = 1) to 1024 × T<sub>C</sub> (if HDM[5:0] = \$3F and HRS = 0)

The DSP56012 provides an improved I<sup>2</sup>C bus protocol. In addition to supporting the 100 kHz I<sup>2</sup>C bus protocol, the SHI in I<sup>2</sup>C mode supports data transfers at up to 1000 kHz. The actual maximum frequency is limited by the bus capacitances ( $C_L$ ), the pull-up resistors ( $R_P$ ) (which affect the rise and fall time of SDA and SCL, see **Table 4-12.** on page -23), and by the input filters.



### 4.14.1 Considerations for Programming the SHI Clock Control Register (HCKR)—Clock Divide Ratio

The master must generate a bus free time greater than T172 slave when operating with a DSP56012 SHI  $I^2C$  slave. **Table 4-12.** describes a few examples.

|                                                     | Cond                              | itions to be                     | Considered                 |                            |                         | Resi                                                  | ulting Limi               | tations                                         |
|-----------------------------------------------------|-----------------------------------|----------------------------------|----------------------------|----------------------------|-------------------------|-------------------------------------------------------|---------------------------|-------------------------------------------------|
| Bus Load                                            | Master<br>Oper-<br>ating<br>Freq. | Slave<br>Oper-<br>ating<br>Freq. | Master<br>Filter Mode      | Slave<br>Filter<br>Mode    | T172<br>Slave           | Min. Per-<br>missible<br>t <sub>l</sub> ²ccp          | T172<br>Master            | Maximum I <sup>2</sup> C<br>Serial<br>Frequency |
| $C_L = 50 \text{ pF},$<br>$R_P = 2 \text{ k}\Omega$ | 81 MHz                            | 81 MHz                           | Bypassed<br>Narrow<br>Wide | Bypassed<br>Narrow<br>Wide | 36 ns<br>60 ns<br>95 ns | $52 \times T_{C}$ $56 \times T_{C}$ $62 \times T_{C}$ | 41 ns<br>66 ns<br>103 ns  | 1010 kHz<br>825 kHz<br>634 kHz                  |
| $C_L = 50 \text{ pF},$<br>$R_P = 2 \text{ k}\Omega$ | 95 MHz                            | 95 MHz                           | Bypassed<br>Narrow<br>Wide | Bypassed<br>Narrow<br>Wide | 32 ns<br>56 ns<br>91 ns | $60 \times T_{C}$ $64 \times T_{C}$ $71 \times T_{C}$ | 35 ns<br>56 ns<br>92.8 ns | 1030 kHz<br>843 kHz<br>645 kHz                  |

 Table 4-12.
 Considerations for Programming the SHI Clock Control Register (HCKR)

**Example:** for  $C_L = 50 \text{ pF}$ ,  $R_P = 2 \text{ k}\Omega$ , f = 81 MHz, bypassed filter mode: The master, when operating with a DSP56012 SHI I<sup>2</sup>C slave with an 81 MHz operating frequency, must generate a bus free time greater than 36 ns (T172 slave). Thus, the minimum permissible  $T_{I^2CP}$  is  $52 \times T_C$ , which gives a bus free time of at least 41 ns (T172 master). This implies a maximum I<sup>2</sup>C serial frequency of 1010 kHz.

In general, bus performance may be calculated from the  $C_L$  and  $R_P$  of the bus (the input filter modes and operating frequencies of the master and the slave). **Table 4-13.** on page -24 contains the expressions required to calculate all relevant performance timing for a given  $C_L$  and  $R_P$ .

Note: T177 (t<sub>r</sub>) is computed using the values of  $C_L$  and  $R_{P_1}$  and T178 (T<sub>F</sub>) is computed using the value of  $C_L$ . The two values are used in computing many of the other timing values in Table 4-13 on page 4-24.



Programming the Serial Clock

|     |                           | _                             |                                   | Filter   |                                               | 81 MHz <sup>1</sup> |     | 95 MHz <sup>2</sup> |     | 11   |    |
|-----|---------------------------|-------------------------------|-----------------------------------|----------|-----------------------------------------------|---------------------|-----|---------------------|-----|------|----|
| No. | Characteristic            | acteristic Sym.               |                                   | ode Mode | Expression                                    | Min Max             |     | Min Max             |     | Unit |    |
| _   | Tolerable spike           |                               |                                   | Bypassed | 0                                             |                     | 0   |                     | 0   | ns   |    |
|     | width on SCL or           |                               |                                   | Narrow   | 20                                            | —                   | 20  | —                   | 20  | ns   |    |
|     | SDA                       |                               |                                   | Wide     | 100                                           | —                   | 100 | —                   | 100 | ns   |    |
| 171 | SCL serial clock<br>cycle | T <sub>SCL</sub>              | Master                            | Bypassed | $T_{I^{2}CCP} + 3 \times T_{C} + 72 + T_{R}$  | 989                 |     | 971.5               |     | ns   |    |
|     |                           |                               |                                   | Narrow   | $T_{I^{2}CCP} + 3 \times T_{C} + 245 + T_{R}$ | 1212                | _   | 1186.<br>5          |     | ns   |    |
|     |                           |                               |                                   | Wide     | $T_{I^{2}CCP} + 3 \times T_{C} + 535 + T_{R}$ | 1576                | —   | 1550                | _   | ns   |    |
|     |                           |                               | Slave                             | Bypassed | $4 \times T_{C} + T_{H} + 172 + T_{R}$        | 466                 | —   | 457.3               |     | ns   |    |
|     |                           |                               |                                   | Narrow   | $4 \times T_{C} + T_{H} + 366 + T_{R}$        | 660                 | _   | 651.3               | _   | ns   |    |
|     |                           |                               |                                   | Wide     | $4 \times T_{C} + T_{H} + 648 + T_{R}$        | 942                 |     | 933.3               |     | ns   |    |
| 172 | Bus free time             | T <sub>BUF</sub>              | Master                            | Bypassed | $0.5 \times T_{1^{2}CCP} - 42 - T_{R}$        | 41.1                | —   | 35                  |     | ns   |    |
|     |                           |                               |                                   | Narrow   | $0.5 \times T_{I^2CCP} - 42 - T_R$            | 65.8                | _   | 56                  | _   | ns   |    |
|     |                           |                               |                                   | Wide     | $0.5 \times T_{1^{2}CCP} - 42 - T_{R}$        | 103                 |     | 92.8                | _   | ns   |    |
|     |                           |                               | Slave                             | Bypassed | 2 × T <sub>C</sub> + 11                       | 35.7                |     | 32                  | _   | ns   |    |
|     |                           |                               |                                   | Narrow   | $2 \times T_{C} + 35$                         | 59.7                |     | 56                  |     | ns   |    |
|     |                           |                               |                                   | Wide     | $2 \times T_{C} + 70$                         | 94.7                | _   | 91                  |     | ns   |    |
| 173 | Start condition           | condition T <sub>SU:STA</sub> | art condition T <sub>SU;STA</sub> | Slave    | Bypassed                                      | 12                  | 12  | _                   | 12  |      | ns |
|     | setup time                | , -                           |                                   | Narrow   | 50                                            | 50                  |     | 50                  | _   | ns   |    |
|     |                           |                               |                                   | Wide     | 150                                           | 150                 |     | 150                 |     | ns   |    |
| 174 | Start condition           | T <sub>HD;STA</sub>           | Master                            | Bypassed | $0.5 \times T_{1^{2}CCP} + 12 - T_{F}$        | 313                 |     | 307                 | _   | ns   |    |
|     | hold time                 | 110,017                       |                                   | Narrow   | $0.5 \times T_{1^{2}CCP} + 12 - T_{F}$        | 338                 |     | 328                 | _   | ns   |    |
|     |                           |                               |                                   | Wide     | $0.5 \times T_{1^{2}CCP} + 12 - T_{F}$        | 375                 | _   | 364.8               | _   | ns   |    |
|     |                           |                               | Slave                             | Bypassed | $2 \times T_{C} + T_{H} + 21$                 | 51.9                | _   | 47.25               | _   | ns   |    |
|     |                           |                               |                                   | Narrow   | $2 \times T_{C} + T_{H} + 100$                | 131                 |     | 126.2<br>5          |     | ns   |    |
|     |                           |                               |                                   | Wide     | $2 \times T_{C} + T_{H} + 200$                | 231                 | —   | 226.2<br>5          | _   | ns   |    |
| 175 | SCL low period            | T <sub>LOW</sub>              | Master                            | Bypassed | $0.5 \times T_{I^2CCP} + 18 - T_F$            | 319                 | —   | 313                 | _   | ns   |    |
|     |                           | _                             |                                   | Narrow   | $0.5 \times T_{I^2CCP} + 18 - T_F$            | 344                 |     | 334                 |     | ns   |    |
|     |                           |                               |                                   | Wide     | $0.5 \times T_{I^2CCP} + 18 - T_F$            | 381                 | _   | 370.7<br>5          |     | ns   |    |
|     |                           |                               | Slave                             | Bypassed | $2 \times T_{C} + 74 + T_{R}$                 | 337                 | _   | 333                 | _   | ns   |    |
|     |                           |                               |                                   | Narrow   | $2 \times T_{C} + 286 + T_{R}$                | 548.<br>6           | —   | 545                 | _   | ns   |    |
|     |                           |                               |                                   | Wide     | $2 \times T_{C} + 586 + T_{R}$                | 849                 |     | 845                 |     | ns   |    |

| Table 4-13. | SHI Improved I <sup>2</sup> C Protocol Timing |
|-------------|-----------------------------------------------|
|-------------|-----------------------------------------------|



| Improved I <sup>2</sup> C (C <sub>L</sub> = 50 pF, R <sub>P</sub> = 2 k $\Omega$ ) |                                       |                     |        |                            |                                                                                                |                     |      |                     |            |                |
|------------------------------------------------------------------------------------|---------------------------------------|---------------------|--------|----------------------------|------------------------------------------------------------------------------------------------|---------------------|------|---------------------|------------|----------------|
| No.                                                                                | Characteristic                        | Sym.                | Mode   | Filter                     | Expression                                                                                     | 81 MHz <sup>1</sup> |      | 95 MHz <sup>2</sup> |            | Uni            |
| 110.                                                                               | onaracteristic                        | Oyni.               | Mode   | Mode                       | Expression                                                                                     | Min                 | Max  | Min                 | Мах        |                |
| 176                                                                                | SCL high period                       | T <sub>HIGH</sub>   | Master | Bypassed                   | $0.5 \times T_{1^{2}CCP} + 2 \times T_{C} + 19$                                                | 365                 | —    | 355                 |            | ns             |
|                                                                                    |                                       |                     |        | Narrow                     | $0.5 \times T_{1^{2}CCP} + 2 \times T_{C} + 144$                                               | 514                 | -    | 501                 | _          | ns             |
|                                                                                    |                                       |                     |        | Wide                       | $\begin{array}{c} 0.5 \times \mathrm{T_{l^2}CCP} + 2 \times \mathrm{T_C} \\ + 356 \end{array}$ | 763                 | -    | 749.8               | _          | ns             |
|                                                                                    |                                       |                     | Slave  | Bypassed                   | 2 × T <sub>C</sub> + T <sub>H</sub> – 1                                                        | 30                  | -    | 25.25               | —          | ns             |
|                                                                                    |                                       |                     |        | Narrow                     | 2 × T <sub>C</sub> + T <sub>H</sub> + 18                                                       | 49                  | -    | 44.25               | —          | ns             |
|                                                                                    |                                       |                     |        | Wide                       | $2 \times T_{C} + T_{H} + 30$                                                                  | 61                  | —    | 56.25               | _          | ns             |
| 177                                                                                | SCL rise time<br>Output               | Τ <sub>R</sub>      | -      | _                          | $\begin{array}{c} 1.7 \times R_P \times \\ (C_L + 20)^3 \end{array}$                           | _                   | 238  | _                   | 238        | ns             |
|                                                                                    | Input                                 |                     |        |                            | 2000                                                                                           | —                   | 2000 | —                   | 2000       | ns             |
| 178                                                                                | SCL fall time<br>Output               | Τ <sub>F</sub>      | _      | —                          | $20 + 0.1 \times (C_L - 50)^3$                                                                 | _                   | 20   | _                   | 20         | ns             |
| 470                                                                                | Input                                 | <b>–</b>            |        | <u> </u>                   | 2000                                                                                           |                     | 2000 | -                   | 2000       | ns             |
| 179                                                                                | Data setup time                       | T <sub>SU;DAT</sub> | -      | Bypassed                   | T <sub>C</sub> + 8                                                                             | 20                  |      | 18.5                |            | ns             |
|                                                                                    |                                       |                     |        | Narrow                     | T <sub>C</sub> + 60                                                                            | 72                  |      | 70.5                |            | ns             |
|                                                                                    |                                       |                     |        | Wide                       | T <sub>C</sub> + 74                                                                            | 86                  | _    | 84.5                |            | ns             |
| 180                                                                                | Data hold time                        | T <sub>HD;DAT</sub> | _      | Bypassed<br>Narrow<br>Wide | 0<br>0<br>0                                                                                    | 0<br>0<br>0         |      | 0<br>0<br>0         |            | ns<br>ns<br>ns |
| 182                                                                                | SCL low to data                       | T                   |        | Bypassed                   | $2 \times T_{C} + 71 + T_{R}$                                                                  |                     | 334  |                     | 330        | ns             |
| 102                                                                                | output valid                          | T <sub>VD;DAT</sub> |        | Narrow                     | $2 \times T_{C} + 244 + T_{R}$                                                                 |                     | 507  |                     | 503        | ns             |
|                                                                                    |                                       |                     |        | Wide                       | $2 \times T_{C} + 535 + T_{R}$                                                                 |                     | 798  |                     | 794        | ns             |
| 183                                                                                | Stop condition setup time             | T <sub>SU;STO</sub> | Master | Bypassed                   | $0.5 \times T_{1^{2}CCP} + T_{C} + T_{H} + 11$                                                 | 351                 | -    | 341.7<br>5          | —          | ns             |
|                                                                                    |                                       |                     |        | Narrow                     | $0.5 \times T_{I^{2}CCP} + T_{C} + T_{H} + 69$                                                 | 433                 |      | 420.7<br>5          |            | ns             |
|                                                                                    |                                       |                     |        | Wide                       | $0.5 \times T_{1^{2}CCP} + T_{C} + T_{H} + 183$                                                | 584                 | -    | 571.5               | —          | ns             |
|                                                                                    |                                       |                     | Slave  | Bypassed                   | 11                                                                                             | 11                  | -    | 11                  | —          | ns             |
|                                                                                    |                                       |                     |        | Narrow                     | 50                                                                                             | 50                  | -    | 50                  | —          | ns             |
|                                                                                    |                                       |                     |        | Wide                       | 150                                                                                            | 150                 | -    | 150                 | —          | ns             |
| 184                                                                                | HREQ input                            | —                   | Master | Bypassed                   | 0                                                                                              | 0                   | —    | 0                   | —          | ns             |
|                                                                                    | deassertion to last<br>SCL edge (HREQ |                     |        | Narrow                     | 0                                                                                              | 0                   | -    | 0                   | —          | ns             |
|                                                                                    | in setup time)                        |                     |        | Wide                       | 0                                                                                              | 0                   | -    | 0                   | —          | ns             |
| 186                                                                                | First SCL sampling                    |                     | Slave  | Bypassed                   | 3 × T <sub>C</sub> + T <sub>H</sub> + 32                                                       | —                   | 75   |                     | 68.75      | ns             |
|                                                                                    | edge to HREQ<br>output                |                     |        | Narrow                     | $3 \times T_{C} + T_{H} + 209$                                                                 |                     | 252  |                     | 245.7<br>5 | ns             |
|                                                                                    | deassertation                         |                     |        | Wide                       | 3 × T <sub>C</sub> + T <sub>H</sub> + 507                                                      |                     | 550  |                     | 543.7      | ns             |

#### Table 4-13. SHI Improved I<sup>2</sup>C Protocol Timing (Continued)



Programming the Serial Clock

|                            | Improved I <sup>2</sup> C (C <sub>L</sub> = 50 pF, R <sub>P</sub> = 2 k $\Omega$ ) |      |        |                                           |                                 |                     |            |                     |     |      |  |
|----------------------------|------------------------------------------------------------------------------------|------|--------|-------------------------------------------|---------------------------------|---------------------|------------|---------------------|-----|------|--|
| No.                        | Characteristic                                                                     | Sym. | Mode   | Filter                                    | Filter Expression               | 81 MHz <sup>1</sup> |            | 95 MHz <sup>2</sup> |     | Unit |  |
|                            |                                                                                    |      | mode   | Mode                                      | Expression                      | Min                 | Max        | Min                 | Max |      |  |
| 187                        | Last SCL edge to                                                                   | —    | Slave  | Bypassed                                  | $2 \times T_{C} + T_{H} + 6$    | 37                  | -          | 32.25               | _   | ns   |  |
| HREQ output not deasserted |                                                                                    |      | Narrow | 2 × T <sub>C</sub> + T <sub>H</sub> + 63  | 93.9                            | -                   | 89.25      | _                   | ns  |      |  |
|                            |                                                                                    |      | Wide   | 2 × T <sub>C</sub> + T <sub>H</sub> + 169 | 200                             | —                   | 195.2<br>5 |                     | ns  |      |  |
| 188                        | HREQ input                                                                         | —    | Master | Bypassed                                  | $T_{I^2CCP} + 2 \times T_C + 6$ | 673                 | —          | 657                 | _   | ns   |  |
|                            | assertion to first<br>SCL edge                                                     |      |        | Narrow                                    | $T_{I^2CCP} + 2 \times T_C + 6$ | 722                 | -          | 699                 | _   | ns   |  |
|                            | SCL edge                                                                           |      |        | Wide                                      | $T_{I^2CCP}$ + 2 × $T_C$ + 6    | 796                 | —          | 772.5               | —   | ns   |  |
| 189                        | First SCL edge to<br>HREQ input not<br>asserted (HREQ<br>input hold time)          | _    | Master | _                                         | 0                               | 0                   |            | 0                   |     | ns   |  |

#### Table 4-13. SHI Improved I<sup>2</sup>C Protocol Timing (Continued)

1. A  $T_{I^{2}CCP}$  of 52 ×  $T_{C}$  (the maximum permitted for the given bus load) was used for the calculations in the bypassed filter mode. A  $T_{I^{2}CCP}$  of 56 ×  $T_{C}$  (the maximum permitted for the given bus load) was used for the calculations in the narrow filter mode. A  $T_{I^{2}CCP}$  of 62 ×  $T_{C}$  (the maximum permitted for the given bus load) was used for the calculations in the narrow filter mode. A  $T_{I^{2}CCP}$  of 62 ×  $T_{C}$  (the maximum permitted for the given bus load) was used for the calculations in the narrow filter mode.

2. A  $T_{I^{2}CCP}$  of 60 ×  $T_{C}$  (the maximum permitted for the given bus load) was used for the calculations in the bypassed filter mode. A  $T_{I^{2}CCP}$  of 64 ×  $T_{C}$  (the maximum permitted for the given bus load) was used for the calculations in the narrow filter mode. A  $T_{I^{2}CCP}$  of 71 ×  $T_{C}$  (the maximum permitted for the given bus load) was used for the calculations in the narrow filter mode.

3.  $C_L$  is in pF,  $R_P$  is in k $\Omega$ , and result is in ns.



Figure 4-19. I<sup>2</sup>C Timing



# 4.15 General Purpose Input/Output (GPIO) Timing

| No. | Characteristics                                             | Expression | All Freq | Unit |      |
|-----|-------------------------------------------------------------|------------|----------|------|------|
| NO. | Giaracteristics                                             | Expression | Min      | Max  | Unit |
| 201 | EXTAL edge to GPIO output valid (GPIO output delay time)    | 26         |          | 26   | ns   |
| 202 | EXTAL edge to GPIO output not valid (GPIO output hold time) | 2          | 2        | _    | ns   |
| 203 | GPIO input valid to EXTAL Edge (GPIO input setup time)      | 10         | 10       | _    | ns   |
| 204 | EXTAL edge to GPIO input not valid (GPIO input hold time)   | 6          | 6        | —    | ns   |





Note: Valid when the ratio between EXTAL frequency and internal clock frequency equals 1

AA1284





Digital Audio Transmitter (DAX) Timing

## 4.16 Digital Audio Transmitter (DAX) Timing

Table 4-15. 56012 Digital Audio Transmitter Timing

| No. | Characteristic               | All Free        | Unit |      |
|-----|------------------------------|-----------------|------|------|
|     | Gharacteristic               | Min             | Max  | Unit |
| —   | ACI Frequency (see Note)     |                 | 25   | MHz  |
| 220 | ACI Period                   | 40              | _    | ns   |
| 221 | ACI High Duration            | $0.5 	imes T_C$ | _    | ns   |
| 222 | ACI Low Duration             | $0.5 	imes T_C$ | _    | ns   |
| 223 | ACI Rising Edge to ADO Valid | _               | 35   | ns   |

Note: In order to assure proper operation of the DAX, the ACI frequency should be less than 1/2 of the DSP56012 internal clock frequency. For example, if the DSP56012 is running at 40 MHz internally, the ACI frequency should be less than 20 MHz.



AA1280

Figure 4-21. Digital Audio Transmitter Timing



# 4.17 On-Chip Emulation (OnCE) Timing

Table 4-16. OnCE Timing

| No   | Characteristics                                                                                                                                                                                                                                              | All Freq                                                                                                          | Unit                                                                                                              |      |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|------|
| No.  | Characteristics                                                                                                                                                                                                                                              | Min                                                                                                               | Max                                                                                                               | Unit |
| 230  | DSCK low                                                                                                                                                                                                                                                     | 40                                                                                                                |                                                                                                                   | ns   |
| 231  | DSCK high                                                                                                                                                                                                                                                    | 40                                                                                                                | _                                                                                                                 | ns   |
| 232  | DSCK cycle time                                                                                                                                                                                                                                              | 200                                                                                                               |                                                                                                                   | ns   |
| 233  | DR asserted to DSO (ACK) asserted                                                                                                                                                                                                                            | 5 T <sub>C</sub>                                                                                                  |                                                                                                                   | ns   |
| 234  | DSCK high to DSO valid                                                                                                                                                                                                                                       |                                                                                                                   | 42                                                                                                                | ns   |
| 235  | DSCK high to DSO invalid                                                                                                                                                                                                                                     | 3                                                                                                                 |                                                                                                                   | ns   |
| 236  | DSI valid to DSCK low (setup)                                                                                                                                                                                                                                | 15                                                                                                                |                                                                                                                   | ns   |
| 237  | DSCK Low to DSI invalid (hold)                                                                                                                                                                                                                               | 3                                                                                                                 | _                                                                                                                 | ns   |
| 238  | Last DSCK low to OS0–OS1, ACK active                                                                                                                                                                                                                         | 3 T <sub>C</sub> + T <sub>L</sub>                                                                                 |                                                                                                                   | ns   |
| 239  | DSO (ACK) asserted to first DSCK high                                                                                                                                                                                                                        | 2 T <sub>C</sub>                                                                                                  |                                                                                                                   | ns   |
| 240  | DSO (ACK) assertion width                                                                                                                                                                                                                                    | 4 T <sub>C</sub> + T <sub>H</sub> – 3                                                                             | 5 T <sub>C</sub> + 7                                                                                              | ns   |
| 241  | DSO (ACK) asserted to OS0–OS1 high impedance <sup>1</sup>                                                                                                                                                                                                    | —                                                                                                                 | 0                                                                                                                 | ns   |
| 242  | OS0–OS1 valid to second EXTAL transition                                                                                                                                                                                                                     | T <sub>C</sub> – 21                                                                                               |                                                                                                                   | ns   |
| 243  | Second EXTAL transition to OS0–OS1 invalid                                                                                                                                                                                                                   | 0                                                                                                                 | _                                                                                                                 | ns   |
| 244  | Last DSCK low of read register to first DSCK high of next command                                                                                                                                                                                            | 7 T <sub>C</sub> + 10                                                                                             | _                                                                                                                 | ns   |
| 245  | Last DSCK low to DSO invalid (hold)                                                                                                                                                                                                                          | 3                                                                                                                 |                                                                                                                   | ns   |
| 246  | DR assertion to second EXTAL transition for wake up from wait state                                                                                                                                                                                          | 10                                                                                                                | T <sub>C</sub> – 10                                                                                               | ns   |
| 247  | Second EXTAL transition to DSO after wake up from wait state                                                                                                                                                                                                 | 17 T <sub>C</sub>                                                                                                 |                                                                                                                   | ns   |
| 248  | <ul> <li>DR assertion width</li> <li>To recover from wait</li> <li>To recover from wait and enter debug mode</li> </ul>                                                                                                                                      | 15<br>13 T <sub>C</sub> + 15                                                                                      | 12 T <sub>C</sub> – 15<br>—                                                                                       | ns   |
| 249  | DR assertion to DSO (ACK) valid (enter debug mode) after asynchronous recovery from wait state                                                                                                                                                               | 17 T <sub>C</sub>                                                                                                 |                                                                                                                   | ns   |
| 250A | <ul> <li>DR assertion width to recover from stop<sup>2</sup></li> <li>Stable external clock, OMR bit 6 = 0</li> <li>Stable external clock, OMR bit 6 = 1</li> <li>Stable external clock, PCTL bit 17 = 1</li> </ul>                                          | 15<br>15<br>15                                                                                                    | 65548 T <sub>C</sub> + T <sub>L</sub><br>20 T <sub>C</sub> + T <sub>L</sub><br>13 T <sub>C</sub> + T <sub>L</sub> | ns   |
| 250B | <ul> <li>DR assertion width to recover from stop and enter debug mode<sup>2</sup></li> <li>Stable external clock, OMR bit 6 = 0</li> <li>Stable external clock, OMR bit 6 = 1</li> <li>Stable external clock, PCTL bit 17= 1</li> </ul>                      | 65549 T <sub>C</sub> + T <sub>L</sub><br>21 T <sub>C</sub> + T <sub>L</sub><br>14 T <sub>C</sub> + T <sub>L</sub> |                                                                                                                   | ns   |
| 251  | <ul> <li>DR assertion to DSO (ACK) valid (enter debug mode) after recovery from stop state<sup>2</sup></li> <li>Stable external clock, OMR bit 6 = 0</li> <li>Stable external clock, OMR bit 6 = 1</li> <li>Stable external clock, PCTL bit 17= 1</li> </ul> | 65553 T <sub>C</sub> + T <sub>L</sub><br>25 T <sub>C</sub> + T <sub>L</sub><br>18 T <sub>C</sub> + T <sub>L</sub> |                                                                                                                   | ns   |



On-Chip Emulation (OnCE) Timing







Figure 4-22. DSP56012 OnCE Serial Clock Timing







Figure 4-24. DSP56012 OnCE Data I/O to Status Timing







AA0280













2. High Impedance, external pull-down resistor

AA0282

Figure 4-27. DSP56012 OnCE EXTAL to Status Timing



On-Chip Emulation (OnCE) Timing



















Specifications



On-Chip Emulation (OnCE) Timing



## Part 5 Packaging 5.1 Pin-Out and Package Information

This sections provides information about the available packages for this product, including diagrams of the package pinouts and tables describing how the signals described in Part 3, "Signal/Connection Descriptions," on page 3-1are allocated. The DSP56012 is available in a 100-pin thin quad flat pack (TQFP) package.

# 5.2 TQFP Package Description

Top and bottom views of the TQFP package are shown in Figure 5-1 and Figure 5-2 with their pinouts.



Figure 5-1. DSP56012 Thin Quad Flat Pack (TQFP), Top View



TQFP Package Description



Figure 5-2. DSP56012 Thin Quad Flat Pack (TQFP), Bottom View

Motorola



| Pin # | Signal Name      |
|-------|------------------|-------|------------------|-------|------------------|-------|------------------|
| 1     | not connected    | 26    | H0/PB0           | 51    | MOSI/HA0         | 76    | GPIO7            |
| 2     | not connected    | 27    | HOREQ/PB13       | 52    | SS/HA2           | 77    | GPIO6            |
| 3     | GND <sub>A</sub> | 28    | GND <sub>H</sub> | 53    | HREQ             | 78    | GND <sub>D</sub> |
| 4     | not connected    | 29    | V <sub>CCH</sub> | 54    | GND <sub>S</sub> | 79    | GPIO5            |
| 5     | not connected    | 30    | ADO              | 55    | SDO2             | 80    | GPIO4            |
| 6     | H7/PB7           | 31    | ACI              | 56    | SDO1             | 81    | V <sub>CCD</sub> |
| 7     | H6/PB6           | 32    | not connected    | 57    | SDO0             | 82    | GPIO3            |
| 8     | GND <sub>H</sub> | 33    | not connected    | 58    | V <sub>CCS</sub> | 83    | GPIO2            |
| 9     | HOA2/PB10        | 34    | not connected    | 59    | SCKT             | 84    | GND <sub>D</sub> |
| 10    | V <sub>CCH</sub> | 35    | PLOCK            | 60    | WST              | 85    | GPIO1            |
| 11    | HOA1/PB9         | 36    | V <sub>CCQ</sub> | 61    | SCKR             | 86    | GPIO0            |
| 12    | HR/W/PB11        | 37    | GNDQ             | 62    | GND <sub>Q</sub> | 87    | GND <sub>Q</sub> |
| 13    | HEN/PB12         | 38    | PINIT            | 63    | V <sub>CCQ</sub> | 88    | V <sub>CCQ</sub> |
| 14    | V <sub>CCQ</sub> | 39    | GND <sub>P</sub> | 64    | GND <sub>S</sub> | 89    | not connected    |
| 15    | GND <sub>Q</sub> | 40    | PCAP             | 65    | WSR              | 90    | not connected    |
| 16    | HACK/PB14        | 41    | V <sub>CCP</sub> | 66    | SDI1             | 91    | GND <sub>A</sub> |
| 17    | GND <sub>H</sub> | 42    | EXTAL            | 67    | SDI0             | 92    | not connected    |
| 18    | HOA0/PB8         | 43    | SCK/SCL          | 68    | DSO              | 93    | V <sub>CCA</sub> |
| 19    | H5/PB5           | 44    | GND <sub>S</sub> | 69    | DSI/OS0          | 94    | not connected    |
| 20    | V <sub>CCH</sub> | 45    | MISO/SDA         | 70    | DSCK/OS1         | 95    | not connected    |
| 21    | H4/PB4           | 46    | RESET            | 71    | not connected    | 96    | GND <sub>A</sub> |
| 22    | H3/PB3           | 47    | MODA/IRQA        | 72    | not connected    | 97    | not connected    |
| 23    | GND <sub>H</sub> | 48    | MODB/IRQB        | 73    | not connected    | 98    | not connected    |
| 24    | H2/PB2           | 49    | MODC/NMI         | 74    | not connected    | 99    | not connected    |
| 25    | H1/PB1           | 50    | V <sub>CCS</sub> | 75    | DR               | 100   | V <sub>CCA</sub> |

| Table 5-1. | DSP56012 | Signals  | by Pin   | Number |
|------------|----------|----------|----------|--------|
|            |          | Orginals | ~y 1 111 | Humber |



**TQFP** Package Description

| Signal Name      | Pin # | Signal Name   | Pin # | Signal Name   | Pin # | Signal Name      | Pin # |
|------------------|-------|---------------|-------|---------------|-------|------------------|-------|
| ACI              | 31    | GPIO7         | 76    | not connected | 32    | PB14             | 16    |
| ADO              | 30    | H0            | 26    | not connected | 33    | PCAP             | 40    |
| DR               | 75    | H1            | 25    | not connected | 34    | PINIT            | 38    |
| DSCK             | 70    | H2            | 24    | not connected | 71    | PLOCK            | 35    |
| DSI              | 69    | H3            | 22    | not connected | 72    | RESET            | 46    |
| DSO              | 68    | H4            | 21    | not connected | 73    | SCK              | 43    |
| EXTAL            | 42    | H5            | 19    | not connected | 74    | SCKR             | 61    |
| GND <sub>A</sub> | 3     | H6            | 7     | not connected | 89    | SCKT             | 59    |
| GND <sub>A</sub> | 91    | H7            | 6     | not connected | 90    | SCL              | 43    |
| GND <sub>A</sub> | 96    | HA0           | 51    | not connected | 92    | SDA              | 45    |
| GND <sub>D</sub> | 78    | HA2           | 52    | not connected | 94    | SDI0             | 67    |
| GND <sub>D</sub> | 84    | HACK          | 16    | not connected | 95    | SDI1             | 66    |
| GND <sub>H</sub> | 8     | HEN           | 13    | not connected | 97    | SDO0             | 57    |
| GND <sub>H</sub> | 17    | HOA0          | 18    | not connected | 98    | SDO1             | 56    |
| GND <sub>H</sub> | 23    | HOA1          | 11    | not connected | 99    | SDO2             | 55    |
| GND <sub>H</sub> | 28    | HOA2          | 9     | OS0           | 69    | SS               | 52    |
| GND <sub>P</sub> | 39    | HOREQ         | 27    | OS1           | 70    | V <sub>CCA</sub> | 93    |
| GND <sub>Q</sub> | 15    | HREQ          | 53    | PB0           | 26    | V <sub>CCA</sub> | 100   |
| GND <sub>Q</sub> | 37    | HR/W          | 12    | PB1           | 25    | V <sub>CCD</sub> | 81    |
| GND <sub>Q</sub> | 62    | IRQA          | 47    | PB2           | 24    | V <sub>CCH</sub> | 10    |
| GND <sub>Q</sub> | 87    | IRQB          | 48    | PB3           | 22    | V <sub>CCH</sub> | 20    |
| GND <sub>S</sub> | 44    | MISO          | 45    | PB4           | 21    | V <sub>CCH</sub> | 29    |
| GND <sub>S</sub> | 64    | MODA          | 47    | PB5           | 19    | V <sub>CCP</sub> | 41    |
| GND <sub>S</sub> | 54    | MODB          | 48    | PB6           | 7     | V <sub>CCQ</sub> | 14    |
| GPIO0            | 86    | MODC          | 49    | PB7           | 6     | V <sub>CCQ</sub> | 36    |
| GPIO1            | 85    | MOSI          | 51    | PB8           | 18    | V <sub>CCQ</sub> | 63    |
| GPIO2            | 83    | NMI           | 49    | PB9           | 11    | V <sub>CCQ</sub> | 88    |
| GPIO3            | 82    | not connected | 1     | PB10          | 9     | V <sub>CCS</sub> | 50    |
| GPIO4            | 80    | not connected | 2     | PB11          | 12    | V <sub>CCS</sub> | 58    |
| GPIO5            | 79    | not connected | 4     | PB12          | 13    | WSR              | 65    |
| GPIO6            | 77    | not connected | 5     | PB13          | 27    | WST              | 60    |

Table 5-2. DSP56012 Signals by Name









SECTION AB-AB ROTATED 90 CLOCKWISE

- NOTES: 1. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994. 2. DIMENSIONS IN MILLIMETERS. 3. DATUMS L, M AND N TO BE DETERMINED AT THE SEATING PLANE, DATUM T. 4. DIMENSIONS S AND Y TO BE DETERMINED AT SEATING PLANE, DATUM T.
- DIMENSIONS S AND V TO BE DETERMINED AT SEATING PLANE, DATUM T. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 PER SIDE. DIMENSIONS A AND B INCLUDE MOLD MISMATCH.
- MISMAICH. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.35. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION 0.07.

|            | MILLIN    | IETERS |  |  |  |  |  |
|------------|-----------|--------|--|--|--|--|--|
| DIM        | MIN       | MAX    |  |  |  |  |  |
| Α          | 14.00 BSC |        |  |  |  |  |  |
| A1         | 7.00      | BSC    |  |  |  |  |  |
| В          | 14.00     | BSC    |  |  |  |  |  |
| B1         | 7.00      | BSC    |  |  |  |  |  |
| С          |           | 1.70   |  |  |  |  |  |
| C1         | 0.05      | 0.20   |  |  |  |  |  |
| C2         | 1.30      | 1.50   |  |  |  |  |  |
| D          | 0.10      | 0.30   |  |  |  |  |  |
| E          | 0.45      | 0.75   |  |  |  |  |  |
| F          | 0.15      | 0.23   |  |  |  |  |  |
| G          | 0.50 BSC  |        |  |  |  |  |  |
| J          | 0.07      | 0.20   |  |  |  |  |  |
| К          | 0.50      | REF    |  |  |  |  |  |
| R1         | 0.08      | 0.20   |  |  |  |  |  |
| S          |           | BSC    |  |  |  |  |  |
| <b>S</b> 1 | 8.00      | BSC    |  |  |  |  |  |
| U          |           | 0.16   |  |  |  |  |  |
| V          | 16.00     |        |  |  |  |  |  |
| V1         | 8.00      |        |  |  |  |  |  |
| W          |           | REF    |  |  |  |  |  |
| Z          | 1.00      | REF    |  |  |  |  |  |
| θ          | 0°        | 7°     |  |  |  |  |  |
| θ1         | 0°        | _      |  |  |  |  |  |
| θ2         | 12°       |        |  |  |  |  |  |
| θ3         | 12°       | REF    |  |  |  |  |  |

Figure 5-3. 100-Pin Thin Quad Flat Pack (TQFP) Mechanical Information



## 5.3 Ordering Drawings

Complete mechanical information regarding DSP56012 packaging is available by facsimile through Motorola's Mfax<sup>TM</sup> system. Call the following number to obtain information by facsimile:

| (602) 244-6609(602) |  |
|---------------------|--|
| 244-6609            |  |

The Mfax automated system requests the following information:

- The receiving facsimile telephone number including area code or country code
- The caller's Personal Identification Number (PIN)
- **Note:** For first time callers, the system provides instructions for setting up a PIN, which requires entry of a name and telephone number.
  - The type of information requested:
    - Instructions for using the system
    - A literature order form
    - Specific part technical information or data sheets
    - Other information described by the system messages

A total of three documents may be ordered per call.

The DSP56012 100-pin TQFP package mechanical drawing is referenced as 983-02.



## Part 6 Design Considerations

## 6.1 Thermal Design Considerations

An estimation of the chip junction temperature, T<sub>J</sub>, in °C can be obtained from the equation:

**Equation 1:**  $T_J = T_A + (P_D \times R_{\theta JA})$ 

Where:

 $T_A$  = ambient temperature °C

 $R_{\theta JA}$  = package junction-to-ambient thermal resistance °C/W

 $P_D$  = power dissipation in package

Historically, thermal resistance has been expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance:

**Equation 2:**  $R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$ 

Where:

 $R_{\theta JA}$  = package junction-to-ambient thermal resistance °C/W

 $R_{\theta JC}$  = package junction-to-case thermal resistance °C/W

 $R_{\theta CA}$  = package case-to-ambient thermal resistance °C/W

 $R_{\theta JC}$  is device-related and cannot be influenced by the user. The user controls the thermal environment to change the case-to-ambient thermal resistance,  $R_{\theta CA}$ . For example, the user can change the air flow around the device, add a heat sink, change the mounting arrangement on the printed circuit board, or otherwise change the thermal dissipation capability of the area surrounding the device on a printed circuit board. This model is most useful for ceramic packages with heat sinks; ninety percent of the heat flow is dissipated through the case to the heat sink and out to the ambient environment. For ceramic packages, in situations where the heat flow is split between a path to the case and an alternate path through the printed circuit board, analysis of the device thermal performance may need the additional modeling capability of a system level thermal simulation tool.

The thermal performance of plastic packages is more dependent on the temperature of the printed circuit board to which the package is mounted. Again, if the estimations obtained from  $R_{\theta JA}$  do not satisfactorily answer whether the thermal performance is adequate, a system level model may be appropriate.

A complicating factor is the existence of three common ways for determining the junction-to-case thermal resistance in plastic packages:

- To minimize temperature variation across the surface, the thermal resistance is measured from the junction to the outside surface of the package (case) closest to the chip mounting area when that surface has a proper heat sink.
- To define a value approximately equal to a junction-to-board thermal resistance, the thermal resistance is measured from the junction to where the leads are attached to the case.
- If the temperature of the package case  $(T_T)$  is determined by a thermocouple, the thermal resistance is computed using the value obtained by the equation  $(T_J T_T)/P_D$ .

As noted above, the junction-to-case thermal resistances quoted in this data sheet are determined using the first definition. From a practical standpoint, this value is also suitable for determining the junction temperature from a case thermocouple reading in forced convection environments. In natural convection, using the junction-to-case thermal resistance to estimate junction temperature from a



**Electrical Design Considerations** 

thermocouple reading on the case of the package will estimate a junction temperature slightly hotter than actual temperature. Hence, the new thermal metric, thermal characterization parameter or  $\Psi_{JT}$ , has been defined to be  $(T_J - T_T)/P_D$ . This value gives a better estimate of the junction temperature in natural convection when using the surface temperature of the package. Remember that surface temperature readings of packages are subject to significant errors caused by inadequate attachment of the sensor to the surface and to errors caused by heat loss to the sensor. The recommended technique is to attach a 40-gauge thermocouple wire and bead to the top center of the package with thermally conductive epoxy.

### 6.2 Electrical Design Considerations

#### Warning:

This device contains protective circuitry to guard against damage due to high static voltage or electrical fields. However, normal precautions are advised to avoid application of any voltages higher than maximum rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ).

Use the following list of recommendations to assure correct DSP operation:

- Provide a low-impedance path from the board power supply to each V<sub>CC</sub> pin on the DSP and from the board ground to each GND pin.
- Use at least four 0.01–0.1  $\mu$ F bypass capacitors positioned as close as possible to the four sides of the package to connect the V<sub>CC</sub> power source to GND.
- Ensure that capacitor leads and associated printed circuit traces that connect to the chip V<sub>CC</sub> and GND pins are less than 0.5 in per capacitor lead.
- Use at least a four-layer printed circuit board (PCB) with two inner layers for V<sub>CC</sub> and GND.
- Because the DSP output signals have fast rise and fall times, PCB trace lengths should be minimal. This recommendation particularly applies to the address and data buses as well as the IRQA, IRQB, and NMI pins. Maximum PCB trace lengths of 6 inches are recommended.
- Consider all device loads as well as parasitic capacitance due to PCB traces when calculating capacitance. This is especially critical in systems with higher capacitive loads that could create higher transient currents in the  $V_{CC}$  and GND circuits.
- All inputs must be terminated (i.e., not allowed to float) using CMOS levels, except as noted in Part 3, "Signal/Connection Descriptions," on page 3-1.
- Take special care to minimize noise levels on the  $V_{CCP}$  and  $GND_P$  pins.
- If multiple DSP56012 devices are on the same board, check for cross-talk or excessive spikes on the supplies due to synchronous operation of the devices.



## 6.3 Power Consumption Considerations

Power dissipation is a key issue in portable DSP applications. Some of the factors which effect current consumption are described in this section. Most of the current consumed by CMOS devices is alternating current (ac), which is charging and discharging the capacitances of the pins and internal nodes.

Current consumption is described by the following formula:

**Equation 3:**  $I = C \times V \times f$ 

where:C = node/pin capacitance

V = voltage swing

f = frequency of node/pin toggle

#### Example 6-1. Current Consumption

For an I/O pin loaded with 50 pF capacitance, operating at 5.5 V, and with a 81 MHz clock, toggling at its maximum possible rate (20 MHz), the current consumption is:

**Equation 4:**  $I = 50 \times 10^{-12} \times 5.5 \times 20 \times 10^{6} = 5.5 \text{ mA}$ 

The maximum internal current ( $I_{CCI}$ max) value reflects the typical possible switching of the internal buses on best-case operation conditions, which is not necessarily a real application case. The typical internal current ( $I_{CCItyp}$ ) value reflects the average switching of the internal buses on typical operating conditions.

For applications that require very low-current consumption:

- Minimize the number of pins that are switching.
- Minimize the capacitive load on the pins.
- Connect the unused inputs to pull-up or pull-down resistors.
- Disable unused peripherals.
- Disable unused pin activity.



Power-Up Considerations

```
p:RESET
org
       jmp
              MAIN
              p:MAIN
       org
              #$180000,x:$FFFD
       movep
       move
              #0,r0
       move
              #0,r4
       move
              #0,r5
              #$00FF,m0
       move
              #$00FF,m4
       move
       nop
       rep
              #256
              r0,x:(r0)+
       move
       rep
              #256
              r4,y:(r4)+
       mov
       clr
              а
       move
              l:(r0)+,a
       rep
              #30
              x0,y0,ax:(r0)+,x0
                                   y:(r4)+,y0
       mac
              a,p:(r5)
       move
       jmp
              TP1
TP1
       nop
              MAIN
       jmp
```

## 6.4 Power-Up Considerations

To power-up the DSP56012 properly, ensure that the following conditions are met:

- Stable power is applied to the device according to the specifications in Table 4-3 on page 4-2 (DC Electrical Characteristics).
- The external clock oscillator is active and stable.
- RESET is asserted according to the specifications in Table 4-7 on page 4-5 (Reset, Stop, Mode Select, and Interrupt Timing).
- The following input pins are driven to valid voltage levels: DR, PINIT, MODA, MODB, and MODC.

Care should be taken to ensure that the maximum ratings for all input voltages obey the restrictions on Table 4-1 on page 4-1 (Maximum Ratings), at all phases of the power-up procedure. This may be achieved by powering the external clock, hardware reset, and mode selection circuits from the same power supply that is connected to the power supply pins of the chip.

At the beginning of the hardware reset procedure, the device might consume significantly more current than the specified typical supply current. This is because of contentions among the internal nodes being affected by the hardware reset signal until they reach their final hardware reset state.



## 6.5 Host Port Considerations

Careful synchronization is required when reading multi-bit registers that are written by another asynchronous system. This is a common problem when two asynchronous systems are connected. The situation exists in the host interface. The following paragraphs present considerations for proper operation.

### 6.5.1 Host Programming Considerations

- Unsynchronized Reading of Receive Byte Registers—When reading receive byte registers, RXH or RXL, the host program should use interrupts or poll the RXDF flag which indicates that data is available. This assures that the data in the receive byte registers will be stable.
- **Overwriting Transmit Byte Registers**—The host program should not write to the transmit byte registers, TXH or TXL, unless the TXDE bit is set, indicating that the transmit byte registers are empty. This guarantees that the transmit byte registers will transfer valid data to the HRX register.
- Synchronization of Status Bits from DSP to Host—HC, HOREQ, DMA, HF3, HF2, TRDY, TXDE, and RXDF status bits are set or cleared from inside the DSP and read by the host processor. (Refer to the *User's Manual* for descriptions of these status bits.) The host can read these status bits very quickly without regard to the clock rate used by the DSP, but the state of the bit could be changing during the read operation. Generally, this is not a system problem, because the bit will be read correctly in the next pass of any host polling routine.

However, if the host asserts  $\overline{\text{HEN}}$  for more than timing number 31, with a minimum cycle time of timing number 31 + 32, then these status bits are guaranteed to be stable. Exercise care when reading status bits HF3 and HF2 as an encoded pair. If the DSP changes HF3 and HF2 from 00 to 11, there is a small probability that the host could read the bits during the transition and receive 01 or 10 instead of 11. If the combination of HF3 and HF2 has significance, the host could read the wrong combination. Therefore, read the bits twice and check for consensus.

- **Overwriting the Host Vector**—The host program should change the host vector register only when the host command bit (HC) is clear. This change will guarantee that the DSP interrupt control logic will receive a stable vector.
- **Cancelling a Pending Host Command Exception**—The host processor may elect to clear the HC bit to cancel the host command exception request at any time before it is recognized by the DSP. Because the host does not know exactly when the exception will be recognized (due to exception processing synchronization and pipeline delays), the DSP may execute the host command exception after the HC bit is cleared. For these reasons, the HV bits must not be changed at the same time that the HC bit is cleared.
- Variance in the Host Interface Timing—The host interface (HI) may vary (e.g., due to the PLL lock time at reset). Therefore, a host which attempts to load (bootstrap) the DSP should first make sure that the part has completed its HI port programming (by setting the INIT bit in ICR then polling it and waiting it to be cleared, then reading the ISR or by writing the TREQ/ RREQ together with the INIT and then polling INIT, ISR, and the HOREQ pin).



### 6.5.2 DSP Programming Considerations

- **Synchronization of Status Bits from Host to DSP**—DMA, HF1, HF0, and HCP, HTDE, and HRDF status bits are set or cleared by the host processor side of the interface. These bits are individually synchronized to the DSP clock. (Refer to the *User's Manual* for descriptions of these status bits.)
- **Reading HF0 and HF1 as an Encoded Pair**—Care must be exercised when reading status bits HF0 and HF1 as an encoded pair (i.e., the four combinations 00, 01, 10, and 11 each have significance). A very small probability exists that the DSP will read the status bits synchronized during transition. Therefore, HF0 and HF1 should be read twice and checked for consensus.



## Part 7 Ordering Information

Consult a Motorola Semiconductor sales office or authorized distributor to determine product availability and to place an order.

| Part      | Supply<br>Voltage | Package Type                  | Pin Count | Frequency<br>(MHz) | Order Number |
|-----------|-------------------|-------------------------------|-----------|--------------------|--------------|
| DSPB56012 | 5 V               | Thin quad flat pack<br>(TQFP) | 100       | 95                 | XCB56012BU95 |

Table 7-1. Ordering Information

Note: The DSPB56012 includes factory-programmed ROM containing support for Dolby AC-3 with DVD specifications. The part can be used only by customers licensed for Dolby AC-3. Future products in the DSP56012 family will include other ROM-based options. For additional information on future part development, or to request customer-specific ROM-based support, call your local Motorola Semiconductor sales office or authorized distributor.





OnCE, Mfax, and Symphony are trademarks of Motorola, Inc.

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and (M) are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### How to reach us:

#### USA/Europe/Locations Not Listed:

Motorola Literature Distribution P.O. Box 5405 Denver, Colorado 80217 303-675-2140 1 (800) 441-2447

#### Mfax™:

RMFAX0@email.sps.mot.com TOUCHTONE (602) 244-6609 US & Canada ONLY (800) 774-1848



#### Asia/Pacific:

Motorola Semiconductors H.K. Ltd. 8B Tai Ping Industrial Park 51 Ting Kok Road Tai Po, N.T., Hong Kong 852-26629298

Technical Resource Center: 1 (800) 521-6274

DSP Helpline dsphelp@dsp.sps.mot.com

#### Japan:

Nippon Motorola Ltd. SPD, Strategic Planning Office, 141 4-32-1, Nishi-Gotanda Shinagawa-ku, Tokyo, Japan 81-3-5487-8488

Internet: http://www.motorola-dsp.com

For More Information On This Product, Go to: www.freescale.com