# A5G35S008N

## Airfast RF Power GaN Transistor

Rev. 3 — 18 October 2023

Product data sheet



## 1 General description

This 27 dBm RF power GaN transistor is designed for cellular base station applications covering the frequency range of 3300 to 3800 MHz.

### 2 Features and benefits

- · High terminal impedances for optimal broadband performance
- · Designed for low complexity linearization systems
- · Universal broadband driver
- Optimized for massive MIMO active antenna systems for 5G base stations

## 3 Typical performance

Table 1. 3500 MHz — Typical single-carrier W-CDMA reference circuit performance  $V_{DD} = 48 \ Vdc$ ,  $I_{DQ} = 24 \ mA$ ,  $P_{out} = 27 \ dBm \ Avg.$ , Input Signal PAR = 9.9 dB @ 0.01% Probability on CCDF. [1]

| Frequency | G <sub>ps</sub> (dB) | η <sub>D</sub><br>(%) | Output PAR<br>(dB) | ACPR<br>(dBc) |
|-----------|----------------------|-----------------------|--------------------|---------------|
| 3300 MHz  | 20.9                 | 18.3                  | 10.1               | -41.0         |
| 3400 MHz  | 20.9                 | 18.0                  | 9.9                | -41.0         |
| 3500 MHz  | 20.9                 | 18.0 9.8              |                    | -42.3         |
| 3600 MHz  | 20.2                 | 17.9                  | 9.7                | -43.6         |
| 3700 MHz  | 19.3                 | 17.6                  | 9.6                | -44.5         |
| 3800 MHz  | 18.4                 | 16.7                  | 9.6                | -44.8         |

<sup>[1]</sup> All data measured with device soldered to NXP reference circuit.



## 4 Pinning information



## 5 Ordering information

Table 2. Ordering information

| Device       | Tape and Reel Information                               | Package     |
|--------------|---------------------------------------------------------|-------------|
| A5G35S008NT6 | T6 Suffix = 5,000 Units, 12 mm Tape Width, 13-inch Reel | DFN 4.5 × 4 |

## 6 Product marking



Table 3. Product marking trace code

| Identifier | Description         |
|------------|---------------------|
| А          | Assembly location   |
| L          | Wafer lot indicator |
| YW         | Date code           |
| Z          | Assembly lot        |

## 7 Limiting values

Table 4. Limiting values

| Rating                                               | Symbol            | Value       | Unit |
|------------------------------------------------------|-------------------|-------------|------|
| Drain-Source Voltage                                 | V <sub>DSS</sub>  | 125         | Vdc  |
| Gate-Source Voltage                                  | V <sub>GS</sub>   | -16, 0      | Vdc  |
| Operating Voltage                                    | $V_{DD}$          | 55          | Vdc  |
| Maximum Forward Gate Current @ T <sub>C</sub> = 25°C | I <sub>GMAX</sub> | 1.52        | mA   |
| Storage Temperature Range                            | T <sub>stg</sub>  | -65 to +150 | °C   |
| Case Operating Temperature Range                     | T <sub>C</sub>    | -55 to +150 | °C   |
| Maximum Channel Temperature                          | T <sub>CH</sub>   | 225         | °C   |

## 8 Recommended operating conditions

Table 5. Recommended operating conditions

| Characteristic    | Symbol   | Value | Unit |
|-------------------|----------|-------|------|
| Operating Voltage | $V_{DD}$ | 48    | Vdc  |

### 9 Thermal characteristics

Table 6. Thermal characteristics

| Characteristic                                                                                                  | Symbol                  | Value               | Unit |
|-----------------------------------------------------------------------------------------------------------------|-------------------------|---------------------|------|
| Thermal Resistance by Infrared Measurement, Active Die Surface-to-Case Case Temperature 124.2°C, $P_D$ = 2.5 W  | R <sub>θJC</sub> (IR)   | 7.9 <sup>[1]</sup>  | °C/W |
| Thermal Resistance by Finite Element Analysis, Channel-to-Case Case Temperature 124.2°C, P <sub>D</sub> = 2.5 W | R <sub>0CHC</sub> (FEA) | 18.1 <sup>[2]</sup> | °C/W |

<sup>[1]</sup> Refer to AN1955, Thermal Measurement Methodology of RF Power Amplifiers. Go to http://www.nxp.com/RF and search for AN1955.

## 10 ESD protection characteristics

Table 7. ESD protection characteristics

| Table 11 202 protection offaractoriotics |       |
|------------------------------------------|-------|
| Test Methodology                         | Class |
| Human Body Model (per JS-001-2017)       | 1A    |
| Charge Device Model (per JS-002-2014)    | C3    |

## 11 Moisture sensitivity level

Table 8. Moisture sensitivity level

| Test Methodology                     | Rating | Rating Package Peak Temperature |    |  |
|--------------------------------------|--------|---------------------------------|----|--|
| Per JESD22-A113, IPC/JEDEC J-STD-020 | 3      | 260                             | °C |  |

A5G35S008N

All information provided in this document is subject to legal disclaimers.

Recha (FEA) must be used for purposes related to reliability and limitations on maximum channel temperature. MTTF may be estimated by the expression MTTF (hours) = 10<sup>[A + B/(T + 273)]</sup>, where *T* is the channel temperature in degrees Celsius, *A* = –11.6 and *B* = 9129.

## 12 Electrical characteristics

### 12.1 DC characteristics

### 12.1.1 DC characteristics — off characteristics

Table 9. DC characteristics — off characteristics

 $(T_A = 25^{\circ}C \text{ unless otherwise noted})$ 

| Characteristic                                        | Symbol             | Min | Тур | Max  | Unit |
|-------------------------------------------------------|--------------------|-----|-----|------|------|
| Off characteristics                                   |                    |     |     |      |      |
| Off-State Drain Leakage                               | I <sub>D(BR)</sub> | _   | _   | 1.52 | mAdc |
| $(V_{DS} = 150 \text{ Vdc}, V_{GS} = -8 \text{ Vdc})$ | , ,                |     |     |      |      |

#### 12.1.2 DC characteristics — on characteristics

Table 10. DC characteristics — on characteristics

 $(T_A = 25^{\circ}C \text{ unless otherwise noted})$ 

| Characteristic                                                                                              | Symbol              | Min   | Тур   | Max   | Unit |
|-------------------------------------------------------------------------------------------------------------|---------------------|-------|-------|-------|------|
| On characteristics                                                                                          |                     |       |       |       |      |
| Gate Threshold Voltage<br>(V <sub>DS</sub> = 10 Vdc, I <sub>D</sub> = 1.6 mAdc)                             | V <sub>GS(th)</sub> | -4.6  | -2.5  | -1.9  | Vdc  |
| Gate Quiescent Voltage<br>(V <sub>DD</sub> = 48 Vdc, I <sub>D</sub> = 24 mAdc, Measured in Functional Test) | V <sub>GS(Q)</sub>  | -2.81 | -2.57 | -2.33 | Vdc  |
| Gate-Source Leakage Current (V <sub>DS</sub> = 150 Vdc, V <sub>GS</sub> = –12 Vdc)                          | I <sub>GSS</sub>    | -1.52 | _     | _     | mAdc |

## 12.2 Functional tests

Table 11. Functional tests

(In NXP Production ATE<sup>[1]</sup> Test Fixture,  $T_A$  = 25°C unless otherwise noted, 50 ohm system)<sup>[2]</sup>  $V_{DD}$  = 48 Vdc,  $I_{DQ}$  = 24 mA,  $P_{out}$  = 29 dBm Avg., f = 3500 MHz, 1-tone CW.

| Characteristic                                | Symbol           | Min  | Тур  | Max  | Unit |
|-----------------------------------------------|------------------|------|------|------|------|
| Power Gain                                    | G <sub>ps</sub>  | 16.9 | 18.6 | 21.0 | dB   |
| Drain Efficiency                              | $\eta_{D}$       | 17.0 | 19.0 | _    | %    |
| Saturated Power<br>(Pulsed CW, 5% Duty Cycle) | P <sub>sat</sub> | 38.8 | 39.7 | _    | dBm  |

<sup>[1]</sup> ATE is a socketed test environment.

<sup>[2]</sup> Internally matched part.

## 12.3 Wideband ruggedness

#### Table 12. Wideband ruggedness

(In NXP Reference Circuit,  $T_A$  = 25°C unless otherwise noted, 50 ohm system)<sup>[1]</sup>  $I_{DQ}$  = 24 mA, f = 3500 MHz, Additive White Gaussian Noise (AWGN) with 10 dB PAR.

| Characteristic                                                   | Symbol                | Min | Тур | Max | Unit |
|------------------------------------------------------------------|-----------------------|-----|-----|-----|------|
| ISBW of 400 MHz at 55 Vdc, 7.4 W Avg. Modulated Output Power     | No Device Degradation |     |     |     |      |
| (13 dB Input Overdrive from 0.005 W Avg. Modulated Output Power) |                       |     |     |     |      |

<sup>[1]</sup> All data measured with device soldered to NXP reference circuit.

### 12.4 Typical performance

### Table 13. Typical performance

(In NXP Reference Circuit,  $T_A$  = 25°C unless otherwise noted, 50 ohm system)<sup>[1]</sup>  $V_{DD}$  = 48 Vdc,  $I_{DQ}$  = 24 mA, 3400–3600 MHz Bandwidth.

| Characteristic                                                                       | Symbol             | Min | Тур   | Max | Unit  |
|--------------------------------------------------------------------------------------|--------------------|-----|-------|-----|-------|
| Fast CW, 27 ms sweep                                                                 |                    |     |       |     |       |
| Saturated Power                                                                      | P <sub>sat</sub>   | _   | 10.0  | _   | W     |
| AM/PM (Maximum value measured at saturated power across the 3400–3600 MHz bandwidth) | Ф                  | _   | -10   | _   | ٥     |
| Gain Variation @ Avg. Power over Temperature (–40°C to +85°C)                        | ΔG                 | _   | 0.028 | _   | dB/°C |
| Output Power Variation @ Saturated Power over Temperature (-40°C to +85°C)           | $\Delta P_{sat}$   | _   | 0.005 | _   | dB/°C |
| Single-carrier W-CDMA, unclipped                                                     |                    |     |       |     |       |
| Gain Flatness in 200 MHz Bandwidth @ P <sub>out</sub> = 27 dBm Avg.                  | G <sub>F</sub>     | _   | 0.5   | _   | dB    |
| 2-tone CW                                                                            |                    |     |       |     |       |
| VBW Resonance Point (IMD Third Order Intermodulation Inflection Point)               | VBW <sub>res</sub> | _   | 300   | _   | MHz   |

<sup>[1]</sup> All data measured with device soldered to NXP reference circuit.

#### Correct biasing sequence for GaN depletion mode transistors

### **Turning the device ON**

- 1. Set V<sub>GS</sub> to the pinch-off voltage, typically –5 V.
- 2. Turn on V<sub>DS</sub> to nominal supply voltage (+48 V).
- 3. Increase V<sub>GS</sub> until I<sub>DS</sub> current is attained.
- 4. Apply RF input power to desired level.

### Turning the device OFF

- 1. Turn RF power off.
- 2. Reduce  $V_{GS}$  down to the pinch-off voltage, typically  $-5\ V$ .
- 3. Adjust drain voltage  $V_{DS}$  to 0 V. Allow adequate time for drain voltage to reduce to 0 V from external drain capacitors.
- 4. Turn off V<sub>GS</sub>.

A5G35S008N

All information provided in this document is subject to legal disclaimers.

## 13 Component layout and parts list

## 13.1 Component layout



## 13.2 Component designations and values

Table 14. A5G35S008N reference circuit component designations and values

| Part       | Description                                      | Part Number        | Manufacturer |
|------------|--------------------------------------------------|--------------------|--------------|
| C1, C4     | 10 pF Chip Capacitor                             | 600S100JT250XT     | ATC          |
| C2         | 0.8 pF Chip Capacitor                            | 600S0R8BT250XT     | ATC          |
| C3, C5     | 10 pF Chip Capacitor                             | 600F100JT250XT     | ATC          |
| C6, C7, C8 | 4.7 μF Chip Capacitor                            | GRM55ER72A475KA01B | Murata       |
| C9         | 0.4 pF Chip Capacitor                            | 600S0R4BT250XT     | ATC          |
| Q1         | RF Power GaN Transistor                          | A5G35S008N         | NXP          |
| R1         | 10 Ω, 1/10 W Chip Resistor                       | CRCW060310R0FKEA   | Vishay       |
| PCB        | Rogers RO4350B, 0.020", $\varepsilon_{r}$ = 3.66 | D148106            | MTL          |

## 14 Package information



H-PDFN-6 I/O 4.5 X 4.0 X 1.2 PKG, 1.3 PITCH SOT2040-1 1.25 1.15 -(0.203) 0.08 C 0.05 -(0.6) C - (1.3) -SEATING PLANE DETAIL E VIEW ROTATED 90°CW RELEASED FOR EXTERNAL ASSEMBLY ONLY. THIS DESIGN ONLY MEETS EXTERNAL DESIGN AND ASSEMBLY RULES. MUST BE REVIEWED AND UPDATED BEFORE BEING ASSEMBLED INTERNALLY. © NXP B.V. ALL RIGHTS RESERVED DATE: 01 AUG 2019 MECHANICAL OUTLINE PRINT VERSION NOT TO SCALE DRAWING NUMBER: STANDARD: REVISION: PAGE: NON JEDEC 98ASA01496D 0 2

A5G35S008N

Figure 5. Package outline (DFN 4.5 mm × 4 mm) — detail E, rotated



A5G35S008N

All information provided in this document is subject to legal disclaimers.



A5G35S008N

All information provided in this document is subject to legal disclaimers.



PCB DESIGN GUIDELINES - SOLDER PASTE STENCIL

THIS SHEET SERVES ONLY AS A GUIDELINE TO HELP DEVELOP A USER SPECIFIC SOLUTION. DEVELOPMENT EFFORT WILL STILL BE REQUIRED BY END USERS TO OPTIMIZE PCB MOUNTING PROCESSES AND BOARD DESIGN IN ORDER TO MEET INDIVIDUAL/SPECIFIC REQUIREMENTS.

| © NXP B.V.                 | ALL RIGHTS RESERVED |                 | DATE: 0   | 1 AUG 2019 |
|----------------------------|---------------------|-----------------|-----------|------------|
| MECHANICAL OUTLINE         | STANDARD:           | DRAWING NUMBER: | REVISION: | PAGE:      |
| PRINT VERSION NOT TO SCALE | NON JEDEC           | 98ASA01496D     | 0         | 5          |

Figure 8. Package outline (DFN 4.5 mm × 4 mm) — PCB design guidelines: solder paste stencil

H-PDFN-6 I/O 4.5 X 4.0 X 1.2 PKG, 1.3 PITCH SOT2040-1

#### NOTES:

- 1. ALL DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.

3.

 $\sqrt{3}$ . PIN 1 FEATURE SHAPE, SIZE AND LOCATION MAY VARY.

COPLANARITY APPLIES TO LEADS AND DIE ATTACH FLAG.

 © NXP B.V. ALL RIGHTS RESERVED
 DATE: 01 AUG 2019

 MECHANICAL OUTLINE PRINT VERSION NOT TO SCALE
 STANDARD: DRAWING NUMBER: REVISION: 98ASA01496D
 REVISION: PAGE: 01 AUG 2019

Figure 9. Package outline (DFN 4.5 mm × 4 mm) — notes

A5G35S008N

All information provided in this document is subject to legal disclaimers.

## 15 Product documentation, software and tools

Refer to the following resources to aid your design process.

#### **Application notes**

- AN1907: Solder Reflow Attach Method for High Power RF Devices in Plastic Packages
- AN1955: Thermal Measurement Methodology of RF Power Amplifiers

#### **Software**

• .s2p File

## **Development tools**

· Printed Circuit Boards

## 16 Revision history

The following table summarizes revisions to this document.

Table 15. Revision history

| Revision | Date             | Description                                                                                                                                                                                                                                                                       |
|----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0        | 13 July 2021     | Initial release of data sheet                                                                                                                                                                                                                                                     |
| 1        | 5 July 2022      | <ul> <li>Table 6, DC On Characteristics, V<sub>GS(Q)</sub>: Min, Typ and Max values updated to<br/>match production test values, p. 2</li> </ul>                                                                                                                                  |
| 2        | 30 November 2022 | <ul> <li>Table 1, Maximum Ratings: Gate-Source Voltage: updated -8, 0 to -16, 0 Vdc, p. 2</li> <li>Table 4, ESD Protection Characteristics, Human Body Model: updated to reflect test data, p. 2</li> <li>General updates made to align data sheet to current standard</li> </ul> |
| 3        | 18 October 2023  | <ul> <li>Table 3, Product Marking Trace Code: added, p. 2</li> <li>Table 11, Functional Tests: updated output power test condition, p. 4</li> <li>General updates made to align data sheet to current standard</li> </ul>                                                         |

## 17 Legal information

#### 17.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="https://www.nxp.com">https://www.nxp.com</a>.

#### 17.2 Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 17.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

A5G35S008N

All information provided in this document is subject to legal disclaimers.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Suitability for use in non-automotive qualified products — Unless this document expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at <a href="PSIRT@nxp.com">PSIRT@nxp.com</a>) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

**NXP B.V.** - NXP B.V. is not an operating company and it does not distribute or sell products.

### 17.4 Trademarks

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.

Airfast — is a trademark of NXP B.V.

# A5G35S008N

## Airfast RF Power GaN Transistor

## **Contents**

| 1      | General description                      |    |
|--------|------------------------------------------|----|
| 2      | Features and benefits                    | 1  |
| 3      | Typical performance                      | 1  |
| 4      | Pinning information                      | 2  |
| 5      | Ordering information                     | 2  |
| 6      | Product marking                          | 2  |
| 7      | Limiting values                          | 3  |
| 8      | Recommended operating conditions         | 3  |
| 9      | Thermal characteristics                  | 3  |
| 10     | ESD protection characteristics           | 3  |
| 11     | Moisture sensitivity level               | 3  |
| 12     | Electrical characteristics               | 4  |
| 12.1   | DC characteristics                       |    |
| 12.1.1 | DC characteristics — off characteristics | 4  |
| 12.1.2 | DC characteristics — on characteristics  | 4  |
| 12.2   | Functional tests                         | 4  |
| 12.3   | Wideband ruggedness                      | 5  |
| 12.4   | Typical performance                      | 5  |
| 13     | Component layout and parts list          | 6  |
| 13.1   | Component layout                         | 6  |
| 13.2   | Component designations and values        | 6  |
| 14     | Package information                      | 7  |
| 15     | Product documentation, software and      |    |
|        | tools                                    |    |
| 16     | Revision history                         | 13 |
| 17     | Legal information                        | 14 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.