

## Freescale Semiconductor

**Application Note** 

Document Number: AN2585 Rev. 1, 1/2007

# MPC82xx PowerQUICC<sup>™</sup> II Reset Sources and Effects

DSD Applications East Kilbride, Scotland Freescale Semiconductor, Inc.

Each device in the Freescale PowerQUICC<sup>TM</sup> II family of communications processors contains several system blocks on a single silicon die (see Table 1). These blocks include a PowerPC<sup>TM</sup> 603e core, a RISC communications processor module (CPM) and peripherals, and a system integration unit (SIU). Because the PowerQUICC II has three main sources of system reset, PORESET, HRESET, and SRESET, the designer must understand which system blocks are affected by each reset source. This application note describes how the individual system blocks are affected by the individual reset sources and addresses other common questions when dealing with PowerQUICC II reset sources.

### Contents

| 1 | Reset Sources             | 2 |
|---|---------------------------|---|
| 2 | Reset Effects             | 3 |
| 3 | Reset Comments            | 3 |
| 4 | References                | 5 |
| 5 | Document Revision History | 5 |



© Freescale Semiconductor, Inc., 2003, 2006. All rights reserved.

|                         | Silicon <sup>1</sup> |                |                |                |                |
|-------------------------|----------------------|----------------|----------------|----------------|----------------|
| Device                  | Proces<br>s          | 0.29 µm (HiP3) | 0.25 µm (HiP4) | 0.13 µn        | n (HiP7)       |
|                         |                      | MPC826         | 0 Family       | MPC8280 Family | MPC8272 Family |
| MPC8260(A) <sup>2</sup> |                      |                |                |                |                |
| MPC8250                 |                      |                | $\checkmark$   |                |                |
| MPC8255(A) <sup>2</sup> |                      |                |                |                |                |
| MPC8264                 |                      |                |                |                |                |
| MPC8265                 |                      |                |                |                |                |
| MPC8266                 |                      |                |                |                |                |
| MPC8270                 |                      |                |                | $\checkmark$   |                |
| MPC8275                 |                      |                |                | $\checkmark$   |                |
| MPC8280                 |                      |                |                | $\checkmark$   |                |
| MPC8272                 |                      |                |                |                |                |
| MPC8271                 |                      |                |                |                |                |
| MPC8248                 |                      |                |                |                |                |
| MPC8247                 |                      |                |                |                |                |

### Table 1. PowerQUICC II Devices and Silicon

<sup>1</sup> For a complete list of silicon revisions within each PowerQUICC II family, refer to application note AN2291, *Differences Among PowerQUICC™ II Devices and Revisions*.

<sup>2</sup> "A" designates HiP4 revisions of a device originally available in a HiP3 version.

## 1 Reset Sources

Many events, such as input pin assertion, software watchdogs, and timers, can drive a reset to the PowerQUICC II. All of these events use three main reset sources into the PowerQUICC II. These sources are documented in the *MPC8260 PowerQUICC II Family Reference Manual*. The reset sources are as follows:

- **PORESET**. External assertion of **PORESET** initiates the power-on reset flow so that such operational features as master/slave operation, clock modes, and so on can be selected through the hard reset configuration word (HRCW).
- HRESET. Can be initiated externally or internally and begins with the hard reset configuration process. Because the HRESET flow does not sample RSTCONF, it cannot be used to configure processor operation as a master or slave. The HRESET flow continues for 1024 input clock cycles, after which the HRESET and SRESET signals are negated. These two signals should be tied with a 1- to 10-K $\Omega$  external resistor.
- SRESET. Can be initiated externally or internally. The SRESET flow continues for 512 input clock cycles, after which the SRESET signal is negated. The SRESET signal should be tied with a 1- to 10-K $\Omega$  external resistor.



## 2 Reset Effects

Depending on which reset source is asserted, separate PowerQUICC II system blocks undergo reset (that is, the registers associated with the system block are returned to their default settings). Table 2 shows the three reset sources and details the effect of each source on each PowerQUICC II system block. For default (reset) register settings, see the individual register description in the reference manual.

| Reset Source | Reset Logic and PLL | Clock Module Reset | Internal Logic <sup>1</sup> | 603e Core |
|--------------|---------------------|--------------------|-----------------------------|-----------|
| PORESET      | Y                   | Y                  | Y                           | Y         |
| HRESET       | Ν                   | Ν                  | Y                           | Y         |
| SRESET       | Ν                   | Ν                  | Ν                           | Y         |

| Fable 2. Reset Sources an | d Affected | System | Blocks |
|---------------------------|------------|--------|--------|
|---------------------------|------------|--------|--------|

<sup>1</sup> Internal logic includes a memory controller, system protection logic, an interrupt controller, and parallel I/O ports.

## 3 Reset Comments

This section collates and discusses information from frequently asked questions (FAQs) regarding the PowerQUICC II reset sequences. It covers the reset sequence from the assertion of  $\overline{\text{HRESET}}$  to the point at which the HRCW has been read.

When  $\overline{\text{HRESET}}$  is asserted, any transactions on the bus are aborted (if  $\overline{\text{SRESET}}$  is asserted, the bus cycle in progress completes but the data is discarded). At  $\overline{\text{HRESET}}$  the device pins take the following states:

- Bidirectional. Set to input.
- Tri-State. Set to Hi-Z.
- Output. Negated

When HRESET is issued, the SDRAM machine returns to its reset state and any SDRAM in the system controlled by the SDRAM machine does not retain its data. However, the SDRAM machine remains active when an SRESET is issued. The time counter (TMCNT) within the PowerQUICC II is affected (that is, reset to zero) when PORESET or HRESET is asserted but not when SRESET is asserted, allowing the user software to track when a soft reset occurred.

If a PORESET flow is initiated, the MODCK[1–3] pins are sampled along with MODCK[4–7] (from the HRCW) to ascertain the PowerQUICC II operating frequencies. It is sufficient for the MODCK[1–3] pins to be tied to the design requirements (that is, they do not need to be actively driven). From a test and debug point of view it should be noted that the JTAG[TRST] is internally connected to PORESET. This arrangement ensures that the JTAG TAP is in reset state after each power up. The JTAG is available after the PowerQUICC II has negated HRESET.

Upon exit of the  $\overline{\text{HRESET}/\text{SRESET}}$  flow, the  $\overline{\text{xRESET}}$  signal is negated (through an external pull-up). The processor then waits 16 cycles before testing for an external reset. The 16-cycle wait period ensures that reset pins were adequately pulled up. The processor does nothing else during this period.



### Reset Comments

It is important to understand the PowerQUICC II bus activity and configuration during the HRCW fetch. The HRCW is fetched a byte at a time from address 0x00 (and increases 0x08 bytes for each byte read). The address is mapped to  $\overline{CS0}$ . For each bus access during the HRCW read, the  $\overline{CS0}$  (chip select 0),  $\overline{POE}$  (60x bus output enable) and BCTL0/1 (buffer control 0/1) signals are asserted. During the reset phase, the PowerQUICC II internal reset configuration block controls  $\overline{CS0}$ . Therefore the configuration of OR0 (or its default configuration) has no effect. The hard reset configuration period always takes 1024-16 CLOCKIN cycles to configure the master and slaves (even if slave devices do not exist in the system). When the HRCW has been read, the external bus mode (HRCW[EBM]) and  $\overline{CS10}$  configuration (HRCW[CS10PC]) fields are used to configure which pins are driven during external bus accesses, for example, whether address latch enable (ALE) is active (60x compatible bus mode) and whether  $\overline{CS10}$  acts as  $\overline{CS10}$  or  $\overline{BCTL1}$ .

In some cases, the HRCW may be required to be read from a flash memory device, which requires a reset when the entire system is reset. Often these flash memory devices cannot be accessed for a fixed period of time afterward. Delivering the flash reset by the PowerQUICC II (through HRESET) can cause problems because the PowerQUICC II begins to read the HRCW immediately after the HRESET flow ends, which may be a shorter time period than the flash memory allows. It may be necessary to introduce delay logic between the PowerQUICC II reset sources (PO/HRESET) and the flash memory. Two possible implementations for this delay (typically 2–5 ms) are the following:

1. HRESET to flash memory. To enable a flash that requires a minimum reset time to be interfaced to the PowerQUICC II HRESET, interface logic can be used as shown in Figure 1. In this example, the interface logic is used to interpret a HRESET assertion by the PowerQUICC II as a reset assertion to the Flash device. From HRESET being internally activated, the PowerQUICC II takes 1024 CLOCKIN cycles before HRESET is negated. At this point the interface logic can be used to assert HRESET into the PowerQUICC II for a combined time period greater than the minimum reset time required by the flash memory. This approach allows the designer to implement the minimum flash reset time while using a PowerQUICC II internal HRESET (which can come from sources such as the bus monitor or software watchdog timeout).



Figure 1. PowerQUICC II HRESET to Flash implementation

MPC82xx PowerQUICC™ II Reset Sources and Effects, Rev. 1



2. **PORESET** to flash memory. To enable a flash memory device that requires a minimum reset time to be interfaced to the PowerQUICC II **PORESET**, the designer can implement a logic delay after the flash reset assertion and before **PORESET** assertion to the PowerQUICC II. If the logic delay is long enough to cover the required flash reset time (typically 2–5 ms), the PowerQUICC II can safely fetch the HRCW data from flash memory.

## 4 References

For additional information, consult the reference documentation shown in Table 3.

| Table 3. | References |  |
|----------|------------|--|
|          |            |  |

| Document Category       | Document Title                                   | Document ID |
|-------------------------|--------------------------------------------------|-------------|
| Hardware Specifications | MPC8260 (0.29-µm HiP3) Hardware Specifications   | MPC8260EC   |
|                         | MPC8260 (0.25-µm HiP4) Hardware Specifications   | MPC8260AEC  |
|                         | MPC8280 (0.13-µm HiP7) Hardware Specifications   | MPC8280AEC  |
| Reference Manual        | MPC8260 PowerQUICC II Reference Manual (Rev. 1)  | MPC8260UM   |
|                         | MPC8280 Addendum to the MPC8260 Reference Manual | MPC8280UMAD |

## 5 Document Revision History

## **Table 4. Document Revision History**

| Revision | Date    | Substantive Changes                                                          |
|----------|---------|------------------------------------------------------------------------------|
| 0        | 12/2003 | Original release of document                                                 |
| 0.1      | 2/2004  | Section 3: Addition of implementation descriptions at the end of the section |
| 1        | 1/2007  | Non-substantive formatting.                                                  |



**Document Revision History** 

## THIS PAGE INTENTIONALLY LEFT BLANK



**Document Revision History** 

## THIS PAGE INTENTIONALLY LEFT BLANK

## THIS PAGE INTENTIONALLY LEFT BLANK

### How to Reach Us:

Home Page: www.freescale.com

### Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 +1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. The described product contains a PowerPC processor core. The PowerPC name is a trademark of IBM Corp. and used under license. IEEE nnn, nnn,nnn, and nnn are registered trademarks of the Institute of Electrical and Electronics Engineers, Inc. (IEEE). This product is not endorsed or approved by the IEEE. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc., 2003, 2006. All rights reserved.

Document Number: AN2585 Rev. 1 1/2007



