

## Freescale Semiconductor

Order this document by AN2200/D

Semiconductor Products Sector Application Note



# Converting HC908AZ60 Code for the HC08AZ32

By Tracy McHenry Applications Engineering East Kilbride, Scotland

### 1 Introduction

The purpose of this document is to help customers who have developed their code on the HC908AZ60 and require to convert it to run on the HC08AZ32. It highlights the differences between the Flash and the ROM devices and provides a checklist to help with code development.

This application note is also applicable to the HC08AZ16/24 and the HC08AB16/24/32 devices. The reader can assume all references to the HC08AZ32 also apply to these devices unless otherwise stated.

### 2 Differences between the HC908AZ60 and the HC08AZ32

This section describes the differences between the HC908AZ60 and the HC08AZ32. Each affected module is listed along with a summary of the changes.



© Freescale Semiconductor, Inc., 2004. All rights reserved.



#### 2.1 ROM versus FLASH

On the HC08AZ32 device, code is stored in static, factory masked Read Only Memory (ROM) whereas on the HC908AZ60, code is stored in nonvolatile electrically erasable and programmable memory (Flash EEPROM). There is no difference when reading from either ROM or Flash memories however it should be noted that the HC908AZ60 has 60k of Flash whereas the HC08AZ32 has only 32k of ROM. It should be noted that the HC08AZ16 and the HC08AB16 have 16k of ROM and that the HC08AZ24 and the HC08AB24 have 24k of ROM.

The user is advised to consult the latest HC908AZ60 specification for details on programming the Flash module.

### 2.2 Mask Options

The HC08AZ32 uses mask option registers (MORA and MORB) to set up various options. The contents of MORA and MORB are selected by the user at ROM submission. Alternatively, the HC908AZ60 uses configuration registers (Config-1 and Config-2) that can be programmed by the user to select their required options. The configuration registers are write-once registers. Out of reset the configuration registers will read their default values. Once these registers have been written to, further writes will have no effect until a reset occurs. It is important that the user checks the bit polarities of these registers to ensure the correct options are set up.



#### 2.2.1 Mask Option Register A versus Config-1 Register

MORA and Config-1 registers are located at address \$001F however the polarity of several bits in these registers is different and are listed below -

| MORA     | Bit-7         | 6      | 5       | 4       | 3     | 2     | 1    | 0    |
|----------|---------------|--------|---------|---------|-------|-------|------|------|
| \$001F   | LVISTOP       | ROMSEC | LVIRSTD | LVIPWRD | SSREC | COPRS | STOP | COPD |
| Reset:   | Unaffected By |        |         | Reset   |       |       |      |      |
|          |               |        |         |         |       |       |      |      |
| Config-1 | Bit-7         | 6      | 5       | 4       | 3     | 2     | 1    | 0    |
| \$001F   | LVISTOP       | R      | LVIRST  | LVIPWR  | SSREC | COPL  | STOP | COPD |
| Reset:   | 0             | 1      | 1       | 1       | 0     | 0     | 0    | 0    |

Bit-2 on the HC08AZ32 is defined as a COP Rate Select (COPRS) bit to determine the timeout period of the COP and when selected as a '1' enables a long COP timeout period of 262128 cycles. Conversely, this bit is defined as a COP Long Timeout (COPL) bit on the HC908AZ60 and when selected as a '1' enables a short COP timeout period of 8176 cycles.

Bit-4 on the HC08AZ32 is defined as the LVI Power Disable (LVIPWRD) bit and when selected as a '1' disables the LVI module power. However, this bit is defined as a LVI Power Enable (LVIPWR) bit on the HC908AZ60 and when set to a '1' enables the LVI module power.

Bit-5 on the HC08AZ32 is defined as a LVI Reset Disable (LVIRSTD) bit and when selected as a '1' disables LVI module resets. Again, on the HC908AZ60 this bit is defined as a LVI reset enable (LVIRST) bit and when set to a '1' enables the reset signal from the LVI module.

Bit-6 of MORA on the HC08AZ16 is defined as a ROM security bit (SEC) however this is a reserved bit in the HC908AZ60 Config-1 register

### Freescale Semiconductor, Inc.



2.2.2 Mask Option Register B versus Config-2 Register

MORB, a HC08AZ32 register, is located at address \$003F and contains only one active bit. The HC908AZ60 has a Config-2 register instead which is located at address \$FE09 and has 2 active bits (bit 4, MSCAND and bit 0, AZxx) which are used to correctly set up the HC908AZ60. It should be noted that the MSCAN module is always enabled on the HC08AZ16/24/32.



The following bit descriptions refer to Config-2 (address \$FE09) of the HC908AZ60.

Bit-0 (AZxx) is used to configure the device as a 'AZ' device and should be set to a '1' by the user.

Bit-4 (MSCAND) is used to disable the MSCAN module. When set to a '1' the MSCAN module is disabled.



### 2.3 Analogue to Digital Converter

The user is required to select 15-channels versus 8-channels at ROM submission for the HC08AZ32, however, the user should note that the HC908AZ60 is always configured with a 15-channel analog to digital converter.

**CAUTION:** The user should note that for devices configured with a 15 channel ADC, the pins used for ADC channels 12 and 14 also share their functions with timer clock inputs as well as general purpose I/O. Therefore, do not use channels 14 or 12 if using TACLK or TBCLK pins as the clock inputs for the 16-bit timers.

### 2.4 Timer Interface Module A

TIMA on the HC08AZ32 is a 4-channel timer whereas the HC908AZ60's TIMA module is a 6-channel timer. The additional vectors for the HC908AZ60 are located at \$FFCC – \$FFCF which is ROM area on the HC08AZ32. For code compatibility these extra timer channels should not be used although the user should be aware of their existence.

### 2.5 PLL Lock Time

The PLL module on the HC08AZ32 is an older revision than the PLL module on the HC908AZ60 and as a result can take longer to lock. It is important, therefore, if a short COP reset time has been selected that the user services the COP whilst waiting for the PLL to lock.

#### Freescale Semiconductor, Inc.



### **3 Differences Guide**

The flowchart shown in figure 1 highlights the main differences between the HC908AZ60 and HC08AZ32.



Figure 1 HC08AZ32/HC908AZ60 Differences Guide



### 4 Conclusion

All of the differences discussed above should be taken into account when developing code that can be used on both the HC908AZ60 and the HC08AZ32.

In particular, it is important to gain familiarity with the polarity differences of several bits in the HC08AZ32 MORA register versus the HC908AZ60 Config-1 register. This will ensure that the various options are set up correctly regardless of what device is present (either the ROM HC08AZ32 or the Flash HC908AZ60).

Finally, the user is advised to read the relevant chapters of the latest HC08AZ32 and HC908AZ60 specifications to ensure all differences have been fully captured.



#### How to Reach Us:

Home Page: www.freescale.com

E-mail: support@freescale.com

#### USA/Europe or Locations Not Listed:

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

