Rev. 1 — 25 September 2023

**Application note** 

#### **Document Information**

| Information | Content                                                                                               |
|-------------|-------------------------------------------------------------------------------------------------------|
| Keywords    | HSCMP, Window mode, Sample mode                                                                       |
| Abstract    | This application note describes the advanced comparator features, such as Window mode and Sample mode |



### 1 Introduction

This application note describes the advanced comparator features of LPC55S3x devices. It presents possibilities how to set-up and evaluate High-Speed Comparator (HSCMP) for real-time control applications. For basic HSCMP features, see *LPC553x/LPC55S3x High-Speed Comparator - Evaluation of Basic Features* (document <u>AN13540</u>).

This document lists instruction for people who want to discover internal peripheral interconnection possibilities and use cases of HSCMP with other peripheral modules, especially timers or Pulse Width Modulation (PWM) module. Going through this manual can save you time and effort.

**Note:** This application note has an associated software package with an example for NXP MCUXpresso IDE. FreeMASTER real-time debugger is used for application control.

#### **1.1 Introduction to HSCMP**

The HSCMP module provides a circuit for comparing two analog input voltages. It comprises a Comparator (CMP), 8-bit Digital to Analog Converter (DAC), and an analog mux for each CMP input.



© 2023 NXP B.V. All rights reserved.

The CMP can operate across the full range of the supply voltage, known as rail-to-rail operation. DAC is a 256tap resistor ladder network that provides a selectable voltage reference for applications requiring a voltage reference. The 256-tap resistor ladder network divides the supply reference, Vin, into 256 voltage levels. An 8-bit digital signal input selects the output voltage level, which varies from Vin to Vin/256. Vin can be selected from two voltage sources, vrefh0 and vrefh1. The HSCMP's internal DAC output is available as an on-chip internal signal only. Internal 8-bit DAC is connected to both input muxes. It is also possible to connect 12-bit DAC, which is available on specific input channels, see <u>Table 1</u> for more details.

### 1.2 HSCMP features

The feature of the HSCMP module includes the following:

- Two muxes to select input signal from eight channels.
- Multiple operation modes to produce a wide range of outputs, such as:
  - Sampled.
  - Windowed, which is ideal for specific PWM zero-crossing-detection applications.
  - Digitally filtered.
- Advanced feature for window and sample:
  - Window / Sample signal can be inverted.
  - Window can be closed by COUT rising, falling, or both edges.
  - User can define COUT level, when window is closed.
- Selectable performance levels: Nano-power mode, Low-power (speed) mode, and, High-power (speed) mode.
- Programmable hysteresis control.
- Selectable inversion on comparator output.
- External hysteresis can be used at the same time that the output filter is used for internal functions.
- Interrupt and DMA support.
- Trigger mode.
- Includes an 8-bit resolution DAC.
- Selectable supply reference source for DAC.
- Configurable Low-power mode or High-power mode for DAC.

HSCMP is intended for real-time control of applications and use cases, such as overcurrent detection. There is possible to propagate HW compare event to disable the PWM so HSCMP act as HW overcurrent protection. It could be used for level-crossing detection of signals for synchronization of various applications, such as power converters. HSCMP compare event is also capable to restart PWM module and send compare event to various peripherals.

### 2 Pin configuration

Pin configuration is done in the MCUXpresso pin tool. For more details, see "I/O Pin Configuration (IOCON)" chapter of *LPC553x Reference Manual* (document <u>LPC553xRM</u>).

Table 1 summarize all the HSCMP pins on LPC55S3x and their availability on HSCMP input mux. Inputs and indexes are identical for both positive and negative mux, registers <code>HSCMP\_CCR2\_MSEL</code> and <code>HSCMP\_CCR2\_PSEL</code>.

| Table | 1 | HSCMP    | innuts |
|-------|---|----------|--------|
| IUDIC |   | 11001111 | Inputs |

| Input mux index | HSCMP0             | HSCMP1                         | HSCMP2             |
|-----------------|--------------------|--------------------------------|--------------------|
| 0               | HSCMP0_IN0 PIO0_24 | HSCMP1_IN0 PIO0_7              | HSCMP2_IN0 PIO0_17 |
| 1               | HSCMP0_IN1 PIO1_12 | HSCMP1_IN1 DAC0_OUT<br>PIO1_22 | HSCMP2_IN1 PIO1_23 |

© 2023 NXP B.V. All rights reserved

#### Table 1. HSCMP inputs...continued

| Input mux index | HSCMP0                          | HSCMP1                         | HSCMP2              |
|-----------------|---------------------------------|--------------------------------|---------------------|
| 2               | Unconnected                     | Unconnected                    | Unconnected         |
| 3               | HSCMP0_IN3 PIO1_5               | HSCMP1_IN3 PIO1_10             | Unconnected         |
| 4               | HSCMP0_IN4 OPAMP0_OUT<br>PIO1_9 | OPAMP1_OUT                     | OPAMP2_OUT          |
| 5               | DAC0_OUT PIO1_22                | HSCMP1_IN5 DAC1_OUT<br>PIO1_19 | DAC2_OUT            |
| 6               | Reserved                        | Reserved                       | Reserved            |
| 7               | HSCMP0 internal DAC             | HSCMP1 internal DAC            | HSCMP2 internal DAC |

### 3 Operational modes

This application note is focused on advanced operational modes of HSCMP, such as Window mode and Sample mode. Operational modes must utilize additional peripheral modules as a window / sample event source. HSCMP has dedicated INPUTMUX for this signal/event. For more details, see chapter "Input Multiplexing (INPUTMUX)" and sub-chapter "Input connections for HSCMP0 (HSCMP0\_TRIG)" of *LPC553x Reference Manual* (document LPC553xRM).

#### 3.1 Sample mode

Enable the Operational mode:

- 1. Set Sample mode bit in CCR1 register.
- 2. Set filter sample count <code>FILT\_CNT</code> to 1.

It is necessary to utilize external sources, such as a timer, to define sample events. For this example, the CTIMER0 module is used with the event match 3.

Sample event means the rising edge of the source signal. <u>Figure 2</u> shows the scheme of the presented Sample mode example.



In practice, the comparator is still continuously working, but the comparator output value is sampled and sent to HSCMP main output when the sample event occurs. Both DACs simulate signals for comparison:

- HSCMP 8-bit internal DAC creates the reference threshold level.
- 12-bit DAC and a simple periodic software routine create the saw wave signal.

To evaluate the example, connect the scope probes on EVK to observe and understand the operation.

Note: GND is available on the multiple positions of EVK.

See <u>Table 2</u> for the predefined available signals on connectors.

| Tahlo 2 | FVK | einnale | for | econe |
|---------|-----|---------|-----|-------|
|         |     | Signuis | 101 | Scope |

| EVK connector | Signal       | Description          |
|---------------|--------------|----------------------|
| J10-11        | HSCMP0 OUT   | Comparator output    |
| J92-2         | CTIMER0 MAT3 | CTimer match3 output |
| J10-9         | DAC0 OUT     | 12-bit DAC output    |

Figure 3 shows the default example:

- Blue line is the 12-bit DAC output.
- Green line is the CTIMER output that is the source for the sample event input of HSCMP.
- Red line is the HSCMP output.

- The HSCMP internal 8-bit DAC is not available on the MCU pin, but in the example, it is used as a reference level for comparison with the 12-bit DAC.
- In default, 8-bit reference is set to the middle of the range so the internal compare event is in the middle of the Blue line.
- Sample event is the rising edge of CTIMER signal, shown as Green line.



#### 3.2 Window mode

Enable the Window mode:

- 1. Set Window mode bit in CCR1 register.
- 2. Set filter sample count  ${\tt FILT\_CNT}$  to 0.

It is necessary to utilize some external source, such as a timer, to define the window area. For this example, the CTIMER0 module is used with the event match 3. The drawback of this window implementation is that if some analog compare event occurs before the Window and is still valid in the window area, then it is taken as an event linked with the beginning of the window. The scheme of the Window mode is practically identical to the Sample mode, except for the setup of the window function in HSCMP registers.

Figure 4 shows the default example waveform:

- Window is active when CTIMER green signal is high.
- Internal signal state is copied to HSCMP output.
- Window polarity could be inverted by WINDOW INV bit in CCR1.
- Comparator output could be inverted by COUT INV bit.

© 2023 NXP B.V. All rights reserved.

Figure 4. Window mode waveform

The window could be closed by COUT if there is the enabled WINDOW\_CLS bit where EVT\_SEL defines an event (rising, falling, both edges) for closing the window.

### 3.3 Enhanced Window mode

To enable this operation, the HSCMP runs in Continuous mode. Optionally it is useful to enable HSCMP internal filter to ignore short compare events.

It is necessary to utilize external sources, such as a timer, to create a short pulse from the rising edge of HSCMP output; for debug purposes, this pulse width is longer for better observation of scope. For this purpose CTIMER0 module is used, match 3 in PWM mode. The drawback of the default window implementation described in <u>Section 3.2</u> is fixed in this implementation. If some analog compare event occurs out of the window, it is not acknowledged. Figure 5 show the diagram of the presented enhanced Window mode example.

The window function is done outside of HSCMP in And-Or-Invert (AOI) module.

- Submodule 0 is used as the PWM out.
- Submodule 1 PWM is used as the window signal.





### 4 Evaluation software

This example uses compared simulated values by DACs without needing any additional HW connection on EVK. MCUXpresso, LPC553x/LPC55S3x SDK package, and the FreeMASTER tool must be installed. Signals are available on EVK headers. For more details please see EVK schematic and users guide.

To run the SDK HSCMP example, perform the following steps:

- 1. Unzip the examples to your local machine.
- 2. Import the example into the MCUXpresso IDE.
- 3. Build the example.
- 4. Flash the example.
- 5. Start the FreeMASTER HSCMP project.
- 6. Click "Run".

7. Set the variables (for example, threshold value or Window) in the runtime using the FreeMASTER real-time debugger. The result can be monitored using an oscilloscope.

© 2023 NXP B.V. All rights reserved.

## 5 Revision history

Table 3 summarizes the changes done to this document.

#### Table 3. Revision history

| Revision number | Release date      | Description                                                     |
|-----------------|-------------------|-----------------------------------------------------------------|
| 1               | 25 September 2023 | Updated software examples and description. Diagram corrections. |
| 0               | 2 December 2022   | Initial release                                                 |

#### Legal information 6

### 6.1 Definitions

Draft - A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

### 6.2 Disclaimers

Limited warranty and liability - Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors

Right to make changes - NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use - NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Terms and conditions of commercial sale - NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

Export control — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Suitability for use in non-automotive qualified products - Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

Translations — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security - Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at PSIRT@nxp.com) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

NXP B.V. - NXP B.V. is not an operating company and it does not distribute or sell products.

### 6.3 Trademarks

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.

### Contents

| SCMP2   |
|---------|
|         |
|         |
| s4      |
|         |
| 6       |
| w mode7 |
| re8     |
| 9       |
|         |
|         |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© 2023 NXP B.V.

All rights reserved.

For more information, please visit: http://www.nxp.com

Date of release: 25 September 2023 Document identifier: AN13714