**Application note** 

#### **Document information**

| Information | Content                                                                                                                                                                                                                              |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Keywords    | PCA9460, I.MX 8ULP, PMIC                                                                                                                                                                                                             |
| Abstract    | This application note discusses the critical items needed in designing the PMIC PCA9460 in portable devices with an i.MX 8ULP application processor. It gives a guideline for component selection, placement, and routing the trace. |



**Revision history** 

| Rev | Date     | Description     |
|-----|----------|-----------------|
| 1   | 20220406 | Initial version |

## 1 Introduction

The PCA9460 is a single chip Power Management IC (PMIC) specifically designed for 8ULP processor. It provides power supply solutions for low power wearable application where size and efficiency are critical.

The device provides four high efficiency step-down regulators, four LDOs, one 10 mA SNVS LDO, and four load switches.

Each buck regulator has ultra low lq current to reduce standby current. Two buck regulators support smart Dynamic Voltage Scaling ( DVS ). Five LDOs have 300 nA low quiescent current. One LDOs is for SNVS core power supply, one 250 mA NMOS LDO is to regulate to low output voltage from buck regulator output. Three 250 mA PMOS LDOs are purposed to supply power to process and peripheral devices. Four 150 m $\Omega$  load switches are to switch power for peripheral device and also they can be configured to LED driver with two different blink modes.

This device is characterized across -40°C to 85°C ambient temperature range.

PCA9460 has three OTP versions:

- PCA9460A is companion PMIC for i.MX 8ULP + LPDDR4
- PCA9460B is companion PMIC for i.MX 8ULP + LPDDR4X
- PCA9450C is companion PMIC for i.MX 8ULP + LPDDR3

The PCA9460 is offered in 42-bumps Wafer level CSP package, 2.86 mm x 2.46 mm, 0.4 mm pitch.

#### 1.1 Features and benefits

- Four Buck regulators
  - Two 1 A buck regulators
  - Two 1 A buck regulator with DVS
  - Low Iq (1.5  $\mu$ A at low power mode, 5.5  $\mu$ A at normal mode)
- · Five linear regulators
  - One 250 mA NMOS LDO
  - Three 250 mA PMOS LDO
  - One 10 mA SNVS LDO
  - Built-in active discharge resistor
- · Four Load Switches with active discharge resistor
  - 150 mΩ Rdson
  - ON/OFF control in different modes
  - Configurable to LED driver with two blink patterns
- Power control IO
  - Power ON/OFF control
  - Standby/Run mode control
  - Smart DVS control
- Flexible power ON/OFF sequence
- Fm+ 1 MHz I2C Interface
- ESD protection
  - Human Body Model (HBM) : ± 2000 V
  - Charged Device Model (CDM) : ± 500 V
- 7 x 6 bump array, 0.4 mm pitch, WL-CSP, 2.86 mm x 2.46 mm

## 2 Block diagram



## 3 PCA9460 Selection guide

| Table 1. PCA94 | 60 Selection guide   |       |      |
|----------------|----------------------|-------|------|
| Partnumber     | AP + Memory Platform | Buck4 | LDO1 |
| PCA9460A       | i.MX 8ULP + LPDDR4   | 1.1V  | 1.1V |
| PCA9460B       | i.MX 8ULP + LPDDR4X  | 1.1V  | 0.6V |
| PCA9460C       | i.MX 8ULP + LPDDR3   | 1.2V  | 1.2V |

## 4 Application design-in information

#### 4.1 Reference schematic

PCA9460 reference schematic with i.MX 8ULP is illustrated in Figure 2.

This serves a guide on how the output voltage rails on PCA9460 would be typically connected to the corresponding voltage domains on i.Mx8ULP and external components such as the memories (DDR and or EMMC/SDHC). This is not a mandatory configuration and the customer has flexibility to make adjustments as long as the voltage and sequencing requirements for the processor are respected and are supported by the PCA9460 variant.

Refer to the corresponding i.Mx 8ULP EVK for detailed design information and schematic/layout source files.

## PCA9460 application note



## 4.2 Typical application

The PCA9460 devices have only a few design requirements. Use the following parameters for the design

- 1  $\mu\text{F}$  bypass capacitor on VINT and VSYS, located as close as possible to those pins to ground
- Input capacitors must be present on the INB and INL supplies if used
- Output inductors and capacitors must be used on the outputs of the BUCK converters if used
- Output capacitors must be used on the outputs of the LDOs

#### 4.2.1 Inductor selection for buck converters

Each of the converters in the PCA9460 typically use a 0.47  $\mu H$  output inductor which has to be rated for its DC resistance and saturation current. The DC resistance of the

inductance influences directly the efficiency of the converter. Therefore, an inductor with lowest DC resistance must be selected for highest efficiency.

<u>Equation 1</u> calculates the maximum inductor current under static load conditions. The saturation current of the inductor must be rated higher than the maximum inductor current as calculated with <u>Equation 2</u>. This is needed because during heavy load transient the inductor current rises above the calculated value.

$$\Delta I_{L} = Vout \times \frac{\frac{1 - Vout}{Vinmax}}{L \times f}$$
(1)

$$I_{Lmax} = I_{outmax} + \frac{\Delta I_L}{2}$$
(2)

Where:

- f = switching frequency (2 MHz)
- L = Inductance
- ΔI<sub>L</sub> = Peak to peak inductor ripple current
- I<sub>L.max</sub> = Maximum inductor current

A conservative approach is to select the inductor current rating just for the maximum switch current of the PCA9460.

Table 2 shows the recommended inductors.

#### Table 2. Recommended inductors

| Buck                      | Vendor     | Part number     | Inductance<br>[uH] | Size [mm] | DCR [mΩ] | Isat [A] | Irat [A] |
|---------------------------|------------|-----------------|--------------------|-----------|----------|----------|----------|
| BUCK1,                    | Murata     | DFE201210S-R47M | 0.47               | 2012      | 32       | 4.8      | 3.4      |
| BUCK2,<br>BUCK3,<br>BUCK4 | Littelfuse | LPWI201210HR47T | 0.47               | 2012      | 28       | 4.9      | 4.3      |

#### 4.2.2 Output capacitor selection for buck converters

The fast response adaptive constant ON time control scheme of the buck converters implemented in the PCA9460 allows the use of small ceramic capacitors with a typical value of 22  $\mu$ F for each converter without having large output voltage under and overshoots during heavy load transients. Ceramic capacitors having low ESR values have the lowest output voltage ripple and are recommended. See <u>Table 3</u> for recommended the capacitor.

#### Table 3. Recommended capacitor

| BUCK          | Vendor      | Part number     | Capacitance<br>[uF] | Size [mm] | Voltage [V] |
|---------------|-------------|-----------------|---------------------|-----------|-------------|
| BUCK1, BUCK2, | Murata      | GRM158C80G226ME | 22                  | 1005      | 4           |
| BUCK3, BUCK4  | Kyocera AVX | 04024W226MAT2A  | 22                  | 1005      | 4           |

If ceramic output capacitors are used, the capacitor RMS ripple current rating always meets the application requirements. Just for completeness, the RMS ripple current is calculated in Equation 3.

$$I_{RMS.COUT} = \text{Vout} \times \frac{1 \cdot \frac{\text{Vout}}{\text{Vin}}}{L \times f} \times \frac{1}{2\sqrt{3}}$$
(3)

At nominal load current, the inductive converters operate in PWM mode. The overall output voltage ripple is the sum of the voltage spike caused by the output capacitor ESR plus the voltage ripple caused by charging and discharging the output capacitor:

$$\Delta \text{ Vout} = \text{Vout} \times \frac{1 - \frac{Vout}{Vin}}{L \times f} \times \left(\frac{1}{8 \times Cout \times f} + ESR\right)$$
(4)

Where:

• The highest output voltage ripple occurs at the highest input voltage Vin.

When load currents are light, the converters operate in PFM mode and the output voltage ripple is dependent on the output capacitor value. The output voltage ripple is set by the internal comparator delay and the external capacitor. The typical output voltage ripple is less than 1 % of the nominal output voltage.

#### 4.2.3 Input capacitor selection for buck converters

Low ESR input capacitor is highly recommended for best input voltage filtering and minimizing the interference with other circuits caused by high input voltage spikes because of the nature of buck converter. Each DC-DC converter requires a 10  $\mu$ F ceramic input capacitor on its input pins. The input capacitor could be increased without any limit for better input voltage filtering. See <u>Table 4</u> for recommended capacitor.

#### Table 4. Recommended capacitor

| BUCK          | Vendor  | Part number     | Capacitance<br>[uF] | Size [mm] | Voltage [V] |
|---------------|---------|-----------------|---------------------|-----------|-------------|
| BUCK1, BUCK2, | Murata  | GRM188R60J106ME | 10                  | 1608      | 6.3         |
| BUCK3, BUCK4  | Samsung | CL10A106MQ8NN   | 10                  | 1608      | 6.3         |

#### 4.2.4 VSYS, VINT, LDO\_SNVS and LSWxIN capacitor selection

Internal power input, internal power supply output, secure non-volatile storage LDO and load switch input pins are all required to be bypassed by a low ESR 1 uF ceramic capacitor. <u>Table 5</u> shows the recommended capacitor.

Table 5. Recommended capacitor

| PIN                               | Vendor  | Part number     | Capacitance<br>[uF] | Size [mm] | Voltage [V] |
|-----------------------------------|---------|-----------------|---------------------|-----------|-------------|
| VINT, VSYS,<br>LDOSNVS,<br>LSWxIN | Murata  | GRM188R60J106ME | 1                   | 1005      | 16          |
|                                   | Samsung | CL10A106MQ8NN   | 1                   | 1005      | 16          |

## 5 Design guidelines

#### 5.1 Package

The PCA9460 device is intended for use in commercial and industrial applications and is offered in a small package 42-bump WLCSP. Refer to Application Note AN10439 (<u>https://www.nxp.com/webapp/Download?colCode=AN10439&location=null</u>) for guidelines on the handling and assembly of NXP WLCSP packages during PCB assembly, guidelines for PCB design and rework, and package performance information (such as Moisture

Sensitivity Level (MSL) rating, board level reliability, mechanical, and thermal resistance data).

Package dimensions are provided in package drawings. To find the most current package outline drawing, you should look directly into the package link: <u>https://www.nxp.com/packages/SOT1459-7</u>.

#### 5.2 Placement

It is desirable to keep all component related to the power stage as close to the PMIC as possible, specially decoupling input and output capacitors.

Place these components as close as possible to the IC in order of priority:

- Input capacitor of the buck regulators
- LDO capacitors
- VSYS and VINT capacitors
- Buck regulator inductors
- Buck regulator output capacitors

The layout guide is shown in Figure 3.



## 5.3 Switching regulator schematic recommendations

Figure 4 shows the critical path in buck converter which has high di/dt.

#### PCA9460 application note





The biggest challenge in buck layout is EMI. To minimize the EMI requires the minimum loop area of two high di/dt path as shown in <u>Figure 4</u>. The area in red is input power charging the inductor when high side FET is on; the area in green is inductor discharge energy to output capacitor (load) when low side FET is on.

## 5.4 Layout guidelines

#### 5.4.1 General routing requirements

- Some recommended things to keep in mind for manufacturability:
  - Via in pads require a 4.5 mil minimum annular ring. Pad must be 9.0 mils larger than the hole
  - Maximum copper thickness for lines less than 5.0 mils wide is 0.6 oz copper
  - Minimum allowed spacing between line and hole pad is 3.5 mils
  - Minimum allowed spacing between line and line is 3.0 mils
- Care must be taken with BUCKxFB pins traces. These signals are susceptible to noise and must be routed far away from power, clock, or high power signals, like the ones on the INBxx, and LXx pins. They could be also shielded.
- Shield feedback traces of the regulators and keep them as short as possible (trace them on the bottom so the ground and power planes shield these traces).
- Make sure all components related to a specific block are referenced to the corresponding ground.

#### 5.4.2 Parallel routing requirements

#### **I2C signal routing**

- SCL is one of the fastest signal of the system, so it must be given special care.
- To avoid contamination of these delicate signals by nearby high power or high frequency signals, it is a good practice to shield them with ground planes placed on adjacent layers. Make sure the ground plane is uniform throughout the whole signal trace length.

#### PCA9460 application note



- These signals can be placed on an outer layer of the board to reduce their capacitance with respect to the ground plane.
- Care must be taken with these signals not to contaminate analog signals, as they are high frequency signals. Another good practice is to trace them perpendicularly on different layers, so there is a minimum area of proximity between signals.

#### 5.4.3 Switching regulator layout recommendations

1. Put the input/output capacitor and inductor as close to chip as possible to minimize the loop area. If using the high frequency bypass capacitor to filter the EMI, make sure this high frequency capacitor is close to the chip.

- 2. Make high-current ripple traces low-inductance (short, high W/L ratio).
- 3. Make high-current traces wide or copper islands.



Figure 6. Layout example for buck regulators

## 6 EMC results for Evaluation board

Provided as a reference only, the FCC EMC results for our evaluation board (part number: KIT-PCA9460-EVB) demonstrate the appropriate EMC performance for this device for three main categories: conducted emissions, radiated emissions and radiated immunity. The table below shows a summary of those results. More detailed information can be provided on demand through our customer support channels.

| AN13594          |
|------------------|
| Application note |

#### Table 6. FCC EMC results

| Description of test item                           | Standard                                        | Limits               | Results      |
|----------------------------------------------------|-------------------------------------------------|----------------------|--------------|
|                                                    | Emissions                                       | 1                    | ,            |
| Conducted disturbance at the main supply terminals | EN 55032:2015+A11:2020                          | Class A              | Pass Class A |
| Radiated disturbance                               |                                                 | Class A              | Pass Class A |
| Powerline conducted emissions                      | 47 CFR FCC Part 15 Subpart B<br>ANSI C63.4-2014 | 15.107(b)<br>Class A | Pass Class A |
| Radiated Emissions (30-1000 MHz)                   |                                                 | 15.109(b)<br>Class A | Pass Class A |
|                                                    | Immunity (EN 55035:2017+A1                      | 1:2020)              |              |
| Radio-frequency, Radiated<br>Immunity              | IEC 61000-4-3:2006+A1:2007+A2:<br>2010          | A                    | Pass         |

## 7 Thermal analysis calculation

## 7.1 Rating data

Junction-to-Ambient Thermal Resistance Nomenclature: the JEDEC specification reserves the symbol R0JA or 0JA (Theta-JA) strictly for junction-to-ambient thermal resistance on a 1s test board in a natural-convection environment. R0JMA or 0JMA (ThetaJMA) is used for both junction-to-ambient on a 2s2p test board in natural convection and for junction-to-ambient with forced convection on both 1s and 2s2p test boards. It is anticipated that the generic name, Theta-JA, continues to be commonly used. The JEDEC standards can be consulted at <a href="http://www.jedec.org">http://www.jedec.org</a>.

#### 7.2 Estimation of junction temperature

An estimation of the chip junction temperature TJ can be obtained from the equation:

$$TJ = TA + (R\Theta JA \times PD)$$
<sup>(5)</sup>

with:

TA = Ambient temperature for the package in °C

 $R\theta JA = Junction-to-ambient thermal resistance in °C/W$ 

PD = Power dissipation in the package in W

The junction-to-ambient thermal resistance is an industry standard value that provides a quick and easy estimation of thermal performance. Unfortunately, there are two values in common usage: the value determined on a single-layer board R0JA and the value obtained on a four-layer board R0JMA. Actual application PCBs show a performance close to the simulated four-layer board value. Although, this performance might be somewhat degraded in the case of significant power dissipated by other components placed close to the device.

## 8 Practical Efficiency results for PCA9460

<u>Figure 7</u> shows practical results for the buck regulator's efficiency under various conditions. A key aspect to consider is that the efficiency is kept at a very good level

throughout the different loading conditions. This capability is thanks to the automatic switching between pulsed frequency modulation (PFM) and pulsed width modulation (PWM), depending on the loading conditions. With very good efficiency levels (higher than 80 %) even at very light loads such as 1 mA.



## 9 PCB design guidelines

Package dimensions are provided in package drawings. To find the most current package outline drawing, click on <u>https://www.nxp.com/packages/SOT1459-7</u>.

#### PCA9460 application note



#### PCA9460 application note



#### PCA9460 application note



AN13594 Application note

## **10** Legal information

## **10.1 Definitions**

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

## 10.2 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Evaluation products** — This product is provided on an "as is" and "with all faults" basis for evaluation purposes only. NXP Semiconductors, its affiliates and their suppliers expressly disclaim all warranties, whether express, implied or statutory, including but not limited to the implied warranties of non-infringement, merchantability and fitness for a particular purpose. The entire risk as to the quality, or arising out of the use or performance, of this product remains with customer.

In no event shall NXP Semiconductors, its affiliates or their suppliers be liable to customer for any special, indirect, consequential, punitive or incidental damages (including without limitation damages for loss of business, business interruption, loss of use, loss of data or information, and the like) arising out the use of or inability to use the product, whether or not based on tort (including negligence), strict liability, breach of contract, breach of warranty or any other theory, even if advised of the possibility of such damages.

Notwithstanding any damages that customer might incur for any reason whatsoever (including without limitation, all damages referenced above and all direct or general damages), the entire liability of NXP Semiconductors, its affiliates and their suppliers and customer's exclusive remedy for all of the foregoing shall be limited to actual damages incurred by customer based on reasonable reliance up to the greater of the amount actually paid by customer for the product or five dollars (US\$5.00). The foregoing limitations, exclusions and disclaimers shall apply to the maximum extent permitted by applicable law, even if any remedy fails of its essential purpose.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the

ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at <u>PSIRT@nxp.com</u>) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

## 10.3 Trademarks

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners. **NXP** — wordmark and logo are trademarks of NXP B.V.

## Contents

| 1     | Introduction                               | 3  |
|-------|--------------------------------------------|----|
| 1.1   | Features and benefits                      | 3  |
| 2     | Block diagram                              | 4  |
| 3     | PCA9460 Selection guide                    | 5  |
| 4     | Application design-in information          | 5  |
| 4.1   | Reference schematic                        | 5  |
| 4.2   | Typical application                        |    |
| 4.2.1 | Inductor selection for buck converters     | 6  |
| 4.2.2 | Output capacitor selection for buck        |    |
|       | converters                                 | 7  |
| 4.2.3 | Input capacitor selection for buck         |    |
|       | converters                                 | 8  |
| 4.2.4 | VSYS, VINT, LDO_SNVS and LSWxIN            |    |
|       | capacitor selection                        |    |
| 5     | Design guidelines                          | 8  |
| 5.1   | Package                                    | 8  |
| 5.2   | Placement                                  | 9  |
| 5.3   | Switching regulator schematic              |    |
|       | recommendations                            | 9  |
| 5.4   | Layout guidelines                          | 10 |
| 5.4.1 | General routing requirements               | 10 |
| 5.4.2 | Parallel routing requirements              | 10 |
| 5.4.3 | Switching regulator layout                 |    |
|       | recommendations                            | 11 |
| 6     | EMC results for Evaluation board           |    |
| 7     | Thermal analysis calculation               | 12 |
| 7.1   | Rating data                                | 12 |
| 7.2   | Estimation of junction temperature         | 12 |
| 8     | Practical Efficiency results for PCA9460 . | 12 |
| 9     | PCB design guidelines                      | 13 |
| 10    | Legal information                          | 17 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2022.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com