# AN12153 Non-HDI PCB load switch layout guidelines for WLCSP packages Rev. 1 — 9 April 2018 Application note

#### **Document information**

| Information | Content                                                                                                                                                                           |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Keywords    | Load switch, non-HDI PCB, Layout guideline, WLCSP package                                                                                                                         |
| Abstract    | This application note provides PCB layout guidelines for NXP load switches, which allow use of non-HDI PCB while benefiting from ultra small 0.4mm and 0.5mm pitch WLCSP packages |



#### **Revision history**

| Rev | Date     | Description     |
|-----|----------|-----------------|
| v.1 | 20180409 | Initial version |

# **1** Introduction

NXP provides load switch products for USB Type C/PD and general power distribution applications. The product family includes sink switches with OVP, source switches with OCP, and combo switches. This application note offers layout guideline recommendations, allowing the use of non-HDI PCBs while benefiting from ultra small 0.4mm and 0.5mm pitch WLCSP packages.

# 2 Layout guidelines

The pin assignment of NXP load switch products are designed to be connected with one metal layer. Following the layout guidelines in the following chapter, the customer can use a non-HDI PCB process to save PCB cost.

## 2.1 Product layout guidelines

The layout guidelines for each load switch product are described in the following sections:

- Section 3: NX20P3483 layout guidelines
- Section 4: NX5P3290 and NX5P3290A layout guidelines
- <u>Section 5: NX20P5090 layout guidelines</u>
- Section 6: NX5P3090 layout guidelines
- Section 7: NX5P3201 layout guidelines

## 3 NX20P3483 layout guidelines

NX20P3483 is a product with combined multiple power switches and an LDO for USB PD application. The device includes a bi-directional high voltage power switch which supports both 20V sink and source, a 5V power switch for source, and a 100mA LDO which provides a power supply for dead battery operation.

## 3.1 NX20P3483 pin map



### 3.2 NX20P3483 layout guidelines

The following layout guidelines provide all the connections for power path, including VBUS, VCHG, V5V, GND, VDD and VLDO. The signal pins are all at the edge of the ball array, hence all of them can be connected out with one metal layer.





# 4 NX5P3290 and NX5P3290A layout guidelines

NX5P3290 is a precision adjustable current-limited power switch for USB PD application. The device includes under voltage lockout, over-temperature protection, and reverse current protection circuits to automatically isolate the switch terminals when a fault condition occurs. The 29 V tolerance on VBUS pin ensures the device is able to work on a USB PD port; a current limit input (ILIM) pin defines the over-current limit threshold; an open-drain fault output (FLT) indicates when a fault condition has occurred.

NX5P3290A is a pin to pin compatible product with NX5P3290 but larger package size from 2.05x2.05  $\text{mm}^2$  to 2.2x2.2  $\text{mm}^2$ . So, the two products can share the same layout guidelines.



## 4.1 NX5P3290 and NX5P3290A pin map

## 4.2 NX5P3290 and NX5P3290A layout guidelines

The following layout guidelines provide all the connections for power path, including VBUS, VIN, VCP and GND. The signal pins are all at the edge of the ball array, hence all of them can be connected out with one metal layer.

### Non-HDI PCB load switch layout guidelines for WLCSP packages



# 5 NX20P5090 layout guidelines

NX20P5090 is an advanced 5 A unidirectional power switch for USB PD. It includes under voltage lockout, over voltage lockout, reverse current protection and overtemperature protection circuits. It is designed to automatically isolate the power switch terminals when a fault condition occurs. Both VBUS and VINT pins have 29 V tolerance in shutdown mode. Two NX20P5090 chips can be used in parallel to support dual power inputs connecting to the same charging circuit.

## 5.1 NX20P5090 pin map



## 5.2 NX20P5090 layout guidelines

The following layout guidelines provide all the connections for power path, including VBUS, VINT and GND. The signal pins are all at the edge of the ball array, hence all of them can be connected out with one metal layer.

### Non-HDI PCB load switch layout guidelines for WLCSP packages



# 6 NX5P3090 layout guidelines

NX5P3090 is a precision adjustable current-limited power switch for USB PD application. The device includes under voltage lockout, over-temperature protection, and reverse current protection circuits to automatically isolate the switch terminals when a fault condition occurs. The 29 V tolerance on VBUS pin ensures the device is able to work on a USB PD port; a current limit input (ILIM) pin defines the over-current limit threshold; an open-drain fault output (FAULT) indicates when a fault condition has occurred.

## 6.1 NX5P3090 pin map



## 6.2 NX5P3090 layout guidelines

The following layout guidelines provide all the connections for power path, including VBUS, VINT and GND. The signal pins are all at the edge of the ball array, hence all of them can be connected out with one metal layer.

Non-HDI PCB load switch layout guidelines for WLCSP packages



# 7 NX5P3201 layout guidelines

The NX5P3201 is an advanced dual power switch consisting of two independent switches. They are an advanced 3 A bidirectional power switch (SWP) for USB OTG and charger port applications, and a high-side 6 A load switch (SW5).

## 7.1 NX5P3201 pin map



### 7.2 NX5P3201 layout guidelines

The following layout guidelines provide all the connections for power path, including VBUS, VIN, VBAT, PMU and GND. The signal pins are all the at edge of the ball array, hence all of them can be connected out with one metal layer.

## Non-HDI PCB load switch layout guidelines for WLCSP packages



AN12153 Application note

#### Non-HDI PCB load switch layout guidelines for WLCSP packages

# 8 Legal information

## 8.1 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

## 8.2 Disclaimers

Limited warranty and liability - Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXF Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors or of the application or use by customer(s). NXP does not accept any liability in this respect.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Evaluation products — This product is provided on an "as is" and "with all faults" basis for evaluation purposes only. NXP Semiconductors, its affiliates and their suppliers expressly disclaim all warranties, whether express, implied or statutory, including but not limited to the implied warranties of non-infringement, merchantability and fitness for a particular purpose. The entire risk as to the quality, or arising out of the use or performance, of this product remains with customer. In no event shall NXP Semiconductors, its affiliates or their suppliers be liable to customer for any special, indirect, consequential, punitive or incidental damages (including without limitation damages for loss of business, business interruption, loss of use, loss of data or information, and the like) arising out the use of or inability to use the product, whether or not based on tort (including negligence), strict liability, breach of contract, breach of warranty or any other theory, even if advised of the possibility of such damages. Notwithstanding any damages that customer might incur for any reason whatsoever (including without limitation, all damages referenced above and all direct or general damages), the entire liability of NXP Semiconductors, its affiliates and their suppliers and customer's exclusive remedy for all of the foregoing shall be limited to actual damages incurred by customer based on reasonable reliance up to the greater of the amount actually paid by customer for the product or five dollars (US\$5.00). The foregoing limitations, exclusions and disclaimers shall apply to the maximum extent permitted by applicable law, even if any remedy fails of its essential purpose.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

### 8.3 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

Non-HDI PCB load switch layout guidelines for WLCSP packages

# **Figures**

| NX20P3483 pir | n map                                                                                       |                                                                                                                  |                                                                                                                                                 | 5                                                                                                                                                      |
|---------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| NX20P3483 lay | out gi                                                                                      | uidelines                                                                                                        |                                                                                                                                                 | 6                                                                                                                                                      |
| NX5P3290 and  | NX5F                                                                                        | 3290A pin map                                                                                                    |                                                                                                                                                 | 7                                                                                                                                                      |
| NX5P3290 a    | nd                                                                                          | NX5P3290A                                                                                                        | layout                                                                                                                                          |                                                                                                                                                        |
| guidelines    |                                                                                             |                                                                                                                  |                                                                                                                                                 | 8                                                                                                                                                      |
| NX20P5090 pir | n map                                                                                       |                                                                                                                  |                                                                                                                                                 | 9                                                                                                                                                      |
|               | NX20P3483 pir<br>NX20P3483 lay<br>NX5P3290 and<br>NX5P3290 a<br>guidelines<br>NX20P5090 pir | NX20P3483 pin map<br>NX20P3483 layout gu<br>NX5P3290 and NX5F<br>NX5P3290 and<br>guidelines<br>NX20P5090 pin map | NX20P3483 pin map<br>NX20P3483 layout guidelines<br>NX5P3290 and NX5P3290A pin map<br>NX5P3290 and NX5P3290A<br>guidelines<br>NX20P5090 pin map | NX20P3483 pin map<br>NX20P3483 layout guidelines<br>NX5P3290 and NX5P3290A pin map<br>NX5P3290 and NX5P3290A layout<br>guidelines<br>NX20P5090 pin map |

| Fig. 6.  | NX20P5090 layout guidelines10 | 0 |
|----------|-------------------------------|---|
| Fig. 7.  | NX5P3090 pin map1             | 1 |
| Fig. 8.  | NX5P3090 layout guidelines12  | 2 |
| Fig. 9.  | NX5P3201 pin map13            | 3 |
| Fig. 10. | NX5P3201 layout guidelines14  | 4 |

## Non-HDI PCB load switch layout guidelines for WLCSP packages

## Contents

| 1   | Introduction                   | 3    |
|-----|--------------------------------|------|
| 2   | Layout guidelines              | 4    |
| 2.1 | Product layout guidelines      | 4    |
| 3   | NX20P3483 layout guidelines    | 5    |
| 3.1 | NX20P3483 pin map              | 5    |
| 3.2 | NX20P3483 layout guidelines    | 5    |
| 4   | NX5P3290 and NX5P3290A layout  |      |
|     | guidelines                     | 7    |
| 4.1 | NX5P3290 and NX5P3290A pin map | 7    |
| 4.2 | NX5P3290 and NX5P3290A layout  |      |
|     | guidelines                     | 7    |
| 5   | NX20P5090 layout guidelines    | 9    |
| 5.1 | NX20P5090 pin map              | 9    |
| 5.2 | NX20P5090 layout guidelines    | 9    |
| 6   | NX5P3090 layout guidelines     | . 11 |
| 6.1 | NX5P3090 pin map               | . 11 |
| 6.2 | NX5P3090 layout guidelines     | 11   |
| 7   | NX5P3201 layout guidelines     | . 13 |
| 7.1 | NX5P3201 pin map               | . 13 |
| 7.2 | NX5P3201 layout guidelines     | 13   |
| 8   | Legal information              | . 15 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2018.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 9 April 2018 Document identifier: AN12153